annotate wiki/Detailed CPU2-RTE Project.md @ 901:e4e9acfde839
Evo_2_23
Bugfix simulator/planer:
For deco calculation two structures are used. The calculation structure and the input structure. During simulation fast forward (+5min) the input structure is manipulated. Especially for vpm calculation it could happen that the input structure was manipulated and then overwritten by the calculation structure => deco and tts may have wrong values. To avoid this thedeco calculation status is now checked before doing the FF manupulation. Based an calculation state deco or input structures are manipulated.
Surface time stamp in planer view:
The planer used its own (buggy) implementation for calculation of tts. The timestamp for the surface arrival did not match the bottom time + TTS. The new implementation uses the tts calculated by the deco loop for generation of surface time stamp.
author |
Ideenmodellierer |
date |
Wed, 02 Oct 2024 22:07:13 +0200 |
parents |
0e7c16dd774d |
children |
|
rev |
line source |
489
|
1 # How to Create From Scratch a Project for _CPU2-RTE_ Code #
|
|
2
|
|
3 Follow the same procedure than for [CPU1](Detailed CPU1-Discovery Project.md), with changes:
|
|
4
|
|
5 - Create a new _board_ for processor:
|
|
6 > Series: `STM32F4`
|
|
7 > Mcu: `STM32F411xE`
|
|
8 > Debug: `JTAG`
|
|
9
|
|
10 - Add `Small_CPU` linked source directory (instead of _Discovery_)
|
|
11
|
|
12 - Use linker script `OSTC4/Small_CPU/CPU2-F411.ld` |