comparison Common/Drivers/STM32F4xx_v220/Include/stm32f427xx.h @ 38:5f11787b4f42

include in ostc4 repository
author heinrichsweikamp
date Sat, 28 Apr 2018 11:52:34 +0200
parents
children
comparison
equal deleted inserted replaced
37:ccc45c0e1ea2 38:5f11787b4f42
1 /**
2 ******************************************************************************
3 * @file stm32f427xx.h
4 * @author MCD Application Team
5 * @version V2.2.0
6 * @date 15-December-2014
7 * @brief CMSIS STM32F427xx Device Peripheral Access Layer Header File.
8 *
9 * This file contains:
10 * - Data structures and the address mapping for all peripherals
11 * - Peripheral's registers declarations and bits definition
12 * - Macros to access peripheral’s registers hardware
13 *
14 ******************************************************************************
15 * @attention
16 *
17 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
18 *
19 * Redistribution and use in source and binary forms, with or without modification,
20 * are permitted provided that the following conditions are met:
21 * 1. Redistributions of source code must retain the above copyright notice,
22 * this list of conditions and the following disclaimer.
23 * 2. Redistributions in binary form must reproduce the above copyright notice,
24 * this list of conditions and the following disclaimer in the documentation
25 * and/or other materials provided with the distribution.
26 * 3. Neither the name of STMicroelectronics nor the names of its contributors
27 * may be used to endorse or promote products derived from this software
28 * without specific prior written permission.
29 *
30 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
31 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
33 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
36 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
37 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
38 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
40 *
41 ******************************************************************************
42 */
43
44 /** @addtogroup CMSIS_Device
45 * @{
46 */
47
48 /** @addtogroup stm32f427xx
49 * @{
50 */
51
52 #ifndef __stm32f427xx_H
53 #define __stm32f427xx_H
54
55 #ifdef __cplusplus
56 extern "C" {
57 #endif /* __cplusplus */
58
59 /** @addtogroup Configuration_section_for_CMSIS
60 * @{
61 */
62
63 /**
64 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
65 */
66 #define __CM4_REV 0x0001 /*!< Core revision r0p1 */
67 #define __MPU_PRESENT 1 /*!< STM32F4XX provides an MPU */
68 #define __NVIC_PRIO_BITS 4 /*!< STM32F4XX uses 4 Bits for the Priority Levels */
69 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
70 #define __FPU_PRESENT 1 /*!< FPU present */
71
72 /**
73 * @}
74 */
75
76 /** @addtogroup Peripheral_interrupt_number_definition
77 * @{
78 */
79
80 /**
81 * @brief STM32F4XX Interrupt Number Definition, according to the selected device
82 * in @ref Library_configuration_section
83 */
84 typedef enum
85 {
86 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
87 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
88 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
89 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
90 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
91 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
92 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
93 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
94 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
95 /****** STM32 specific Interrupt Numbers **********************************************************************/
96 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
97 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
98 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
99 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
100 FLASH_IRQn = 4, /*!< FLASH global Interrupt */
101 RCC_IRQn = 5, /*!< RCC global Interrupt */
102 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
103 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
104 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
105 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
106 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
107 DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
108 DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
109 DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
110 DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
111 DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
112 DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
113 DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
114 ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
115 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
116 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
117 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
118 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
119 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
120 TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
121 TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
122 TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
123 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
124 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
125 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
126 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
127 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
128 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
129 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
130 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
131 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
132 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
133 USART1_IRQn = 37, /*!< USART1 global Interrupt */
134 USART2_IRQn = 38, /*!< USART2 global Interrupt */
135 USART3_IRQn = 39, /*!< USART3 global Interrupt */
136 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
137 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
138 OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
139 TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
140 TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
141 TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
142 TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
143 DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
144 FMC_IRQn = 48, /*!< FMC global Interrupt */
145 SDIO_IRQn = 49, /*!< SDIO global Interrupt */
146 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
147 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
148 UART4_IRQn = 52, /*!< UART4 global Interrupt */
149 UART5_IRQn = 53, /*!< UART5 global Interrupt */
150 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
151 TIM7_IRQn = 55, /*!< TIM7 global interrupt */
152 DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
153 DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
154 DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
155 DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
156 DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
157 ETH_IRQn = 61, /*!< Ethernet global Interrupt */
158 ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */
159 CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
160 CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
161 CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
162 CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
163 OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
164 DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
165 DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
166 DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
167 USART6_IRQn = 71, /*!< USART6 global interrupt */
168 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
169 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
170 OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
171 OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
172 OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
173 OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
174 DCMI_IRQn = 78, /*!< DCMI global interrupt */
175 HASH_RNG_IRQn = 80, /*!< Hash and RNG global interrupt */
176 FPU_IRQn = 81, /*!< FPU global interrupt */
177 UART7_IRQn = 82, /*!< UART7 global interrupt */
178 UART8_IRQn = 83, /*!< UART8 global interrupt */
179 SPI4_IRQn = 84, /*!< SPI4 global Interrupt */
180 SPI5_IRQn = 85, /*!< SPI5 global Interrupt */
181 SPI6_IRQn = 86, /*!< SPI6 global Interrupt */
182 SAI1_IRQn = 87, /*!< SAI1 global Interrupt */
183 DMA2D_IRQn = 90 /*!< DMA2D global Interrupt */
184 } IRQn_Type;
185
186 /**
187 * @}
188 */
189
190 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
191 #include "system_stm32f4xx.h"
192 #include <stdint.h>
193
194 /** @addtogroup Peripheral_registers_structures
195 * @{
196 */
197
198 /**
199 * @brief Analog to Digital Converter
200 */
201
202 typedef struct
203 {
204 __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
205 __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
206 __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
207 __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
208 __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
209 __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
210 __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
211 __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
212 __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
213 __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
214 __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
215 __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
216 __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
217 __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
218 __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
219 __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
220 __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
221 __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
222 __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
223 __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
224 } ADC_TypeDef;
225
226 typedef struct
227 {
228 __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
229 __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
230 __IO uint32_t CDR; /*!< ADC common regular data register for dual
231 AND triple modes, Address offset: ADC1 base address + 0x308 */
232 } ADC_Common_TypeDef;
233
234
235 /**
236 * @brief Controller Area Network TxMailBox
237 */
238
239 typedef struct
240 {
241 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
242 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
243 __IO uint32_t TDLR; /*!< CAN mailbox data low register */
244 __IO uint32_t TDHR; /*!< CAN mailbox data high register */
245 } CAN_TxMailBox_TypeDef;
246
247 /**
248 * @brief Controller Area Network FIFOMailBox
249 */
250
251 typedef struct
252 {
253 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
254 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
255 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
256 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
257 } CAN_FIFOMailBox_TypeDef;
258
259 /**
260 * @brief Controller Area Network FilterRegister
261 */
262
263 typedef struct
264 {
265 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
266 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
267 } CAN_FilterRegister_TypeDef;
268
269 /**
270 * @brief Controller Area Network
271 */
272
273 typedef struct
274 {
275 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
276 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
277 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
278 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
279 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
280 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
281 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
282 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
283 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
284 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
285 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
286 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
287 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
288 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
289 uint32_t RESERVED2; /*!< Reserved, 0x208 */
290 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
291 uint32_t RESERVED3; /*!< Reserved, 0x210 */
292 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
293 uint32_t RESERVED4; /*!< Reserved, 0x218 */
294 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
295 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
296 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
297 } CAN_TypeDef;
298
299 /**
300 * @brief CRC calculation unit
301 */
302
303 typedef struct
304 {
305 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
306 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
307 uint8_t RESERVED0; /*!< Reserved, 0x05 */
308 uint16_t RESERVED1; /*!< Reserved, 0x06 */
309 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
310 } CRC_TypeDef;
311
312 /**
313 * @brief Digital to Analog Converter
314 */
315
316 typedef struct
317 {
318 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
319 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
320 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
321 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
322 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
323 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
324 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
325 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
326 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
327 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
328 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
329 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
330 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
331 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
332 } DAC_TypeDef;
333
334 /**
335 * @brief Debug MCU
336 */
337
338 typedef struct
339 {
340 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
341 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
342 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
343 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
344 }DBGMCU_TypeDef;
345
346 /**
347 * @brief DCMI
348 */
349
350 typedef struct
351 {
352 __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
353 __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
354 __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
355 __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
356 __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
357 __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
358 __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
359 __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
360 __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
361 __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
362 __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
363 } DCMI_TypeDef;
364
365 /**
366 * @brief DMA Controller
367 */
368
369 typedef struct
370 {
371 __IO uint32_t CR; /*!< DMA stream x configuration register */
372 __IO uint32_t NDTR; /*!< DMA stream x number of data register */
373 __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
374 __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
375 __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
376 __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
377 } DMA_Stream_TypeDef;
378
379 typedef struct
380 {
381 __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
382 __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
383 __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
384 __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
385 } DMA_TypeDef;
386
387 /**
388 * @brief DMA2D Controller
389 */
390
391 typedef struct
392 {
393 __IO uint32_t CR; /*!< DMA2D Control Register, Address offset: 0x00 */
394 __IO uint32_t ISR; /*!< DMA2D Interrupt Status Register, Address offset: 0x04 */
395 __IO uint32_t IFCR; /*!< DMA2D Interrupt Flag Clear Register, Address offset: 0x08 */
396 __IO uint32_t FGMAR; /*!< DMA2D Foreground Memory Address Register, Address offset: 0x0C */
397 __IO uint32_t FGOR; /*!< DMA2D Foreground Offset Register, Address offset: 0x10 */
398 __IO uint32_t BGMAR; /*!< DMA2D Background Memory Address Register, Address offset: 0x14 */
399 __IO uint32_t BGOR; /*!< DMA2D Background Offset Register, Address offset: 0x18 */
400 __IO uint32_t FGPFCCR; /*!< DMA2D Foreground PFC Control Register, Address offset: 0x1C */
401 __IO uint32_t FGCOLR; /*!< DMA2D Foreground Color Register, Address offset: 0x20 */
402 __IO uint32_t BGPFCCR; /*!< DMA2D Background PFC Control Register, Address offset: 0x24 */
403 __IO uint32_t BGCOLR; /*!< DMA2D Background Color Register, Address offset: 0x28 */
404 __IO uint32_t FGCMAR; /*!< DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C */
405 __IO uint32_t BGCMAR; /*!< DMA2D Background CLUT Memory Address Register, Address offset: 0x30 */
406 __IO uint32_t OPFCCR; /*!< DMA2D Output PFC Control Register, Address offset: 0x34 */
407 __IO uint32_t OCOLR; /*!< DMA2D Output Color Register, Address offset: 0x38 */
408 __IO uint32_t OMAR; /*!< DMA2D Output Memory Address Register, Address offset: 0x3C */
409 __IO uint32_t OOR; /*!< DMA2D Output Offset Register, Address offset: 0x40 */
410 __IO uint32_t NLR; /*!< DMA2D Number of Line Register, Address offset: 0x44 */
411 __IO uint32_t LWR; /*!< DMA2D Line Watermark Register, Address offset: 0x48 */
412 __IO uint32_t AMTCR; /*!< DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C */
413 uint32_t RESERVED[236]; /*!< Reserved, 0x50-0x3FF */
414 __IO uint32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:400-7FF */
415 __IO uint32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:800-BFF */
416 } DMA2D_TypeDef;
417
418 /**
419 * @brief Ethernet MAC
420 */
421
422 typedef struct
423 {
424 __IO uint32_t MACCR;
425 __IO uint32_t MACFFR;
426 __IO uint32_t MACHTHR;
427 __IO uint32_t MACHTLR;
428 __IO uint32_t MACMIIAR;
429 __IO uint32_t MACMIIDR;
430 __IO uint32_t MACFCR;
431 __IO uint32_t MACVLANTR; /* 8 */
432 uint32_t RESERVED0[2];
433 __IO uint32_t MACRWUFFR; /* 11 */
434 __IO uint32_t MACPMTCSR;
435 uint32_t RESERVED1[2];
436 __IO uint32_t MACSR; /* 15 */
437 __IO uint32_t MACIMR;
438 __IO uint32_t MACA0HR;
439 __IO uint32_t MACA0LR;
440 __IO uint32_t MACA1HR;
441 __IO uint32_t MACA1LR;
442 __IO uint32_t MACA2HR;
443 __IO uint32_t MACA2LR;
444 __IO uint32_t MACA3HR;
445 __IO uint32_t MACA3LR; /* 24 */
446 uint32_t RESERVED2[40];
447 __IO uint32_t MMCCR; /* 65 */
448 __IO uint32_t MMCRIR;
449 __IO uint32_t MMCTIR;
450 __IO uint32_t MMCRIMR;
451 __IO uint32_t MMCTIMR; /* 69 */
452 uint32_t RESERVED3[14];
453 __IO uint32_t MMCTGFSCCR; /* 84 */
454 __IO uint32_t MMCTGFMSCCR;
455 uint32_t RESERVED4[5];
456 __IO uint32_t MMCTGFCR;
457 uint32_t RESERVED5[10];
458 __IO uint32_t MMCRFCECR;
459 __IO uint32_t MMCRFAECR;
460 uint32_t RESERVED6[10];
461 __IO uint32_t MMCRGUFCR;
462 uint32_t RESERVED7[334];
463 __IO uint32_t PTPTSCR;
464 __IO uint32_t PTPSSIR;
465 __IO uint32_t PTPTSHR;
466 __IO uint32_t PTPTSLR;
467 __IO uint32_t PTPTSHUR;
468 __IO uint32_t PTPTSLUR;
469 __IO uint32_t PTPTSAR;
470 __IO uint32_t PTPTTHR;
471 __IO uint32_t PTPTTLR;
472 __IO uint32_t RESERVED8;
473 __IO uint32_t PTPTSSR;
474 uint32_t RESERVED9[565];
475 __IO uint32_t DMABMR;
476 __IO uint32_t DMATPDR;
477 __IO uint32_t DMARPDR;
478 __IO uint32_t DMARDLAR;
479 __IO uint32_t DMATDLAR;
480 __IO uint32_t DMASR;
481 __IO uint32_t DMAOMR;
482 __IO uint32_t DMAIER;
483 __IO uint32_t DMAMFBOCR;
484 __IO uint32_t DMARSWTR;
485 uint32_t RESERVED10[8];
486 __IO uint32_t DMACHTDR;
487 __IO uint32_t DMACHRDR;
488 __IO uint32_t DMACHTBAR;
489 __IO uint32_t DMACHRBAR;
490 } ETH_TypeDef;
491
492 /**
493 * @brief External Interrupt/Event Controller
494 */
495
496 typedef struct
497 {
498 __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
499 __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
500 __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
501 __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
502 __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
503 __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
504 } EXTI_TypeDef;
505
506 /**
507 * @brief FLASH Registers
508 */
509
510 typedef struct
511 {
512 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
513 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
514 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
515 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
516 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
517 __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
518 __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */
519 } FLASH_TypeDef;
520
521 /**
522 * @brief Flexible Memory Controller
523 */
524
525 typedef struct
526 {
527 __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
528 } FMC_Bank1_TypeDef;
529
530 /**
531 * @brief Flexible Memory Controller Bank1E
532 */
533
534 typedef struct
535 {
536 __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
537 } FMC_Bank1E_TypeDef;
538
539 /**
540 * @brief Flexible Memory Controller Bank2
541 */
542
543 typedef struct
544 {
545 __IO uint32_t PCR2; /*!< NAND Flash control register 2, Address offset: 0x60 */
546 __IO uint32_t SR2; /*!< NAND Flash FIFO status and interrupt register 2, Address offset: 0x64 */
547 __IO uint32_t PMEM2; /*!< NAND Flash Common memory space timing register 2, Address offset: 0x68 */
548 __IO uint32_t PATT2; /*!< NAND Flash Attribute memory space timing register 2, Address offset: 0x6C */
549 uint32_t RESERVED0; /*!< Reserved, 0x70 */
550 __IO uint32_t ECCR2; /*!< NAND Flash ECC result registers 2, Address offset: 0x74 */
551 uint32_t RESERVED1; /*!< Reserved, 0x78 */
552 uint32_t RESERVED2; /*!< Reserved, 0x7C */
553 __IO uint32_t PCR3; /*!< NAND Flash control register 3, Address offset: 0x80 */
554 __IO uint32_t SR3; /*!< NAND Flash FIFO status and interrupt register 3, Address offset: 0x84 */
555 __IO uint32_t PMEM3; /*!< NAND Flash Common memory space timing register 3, Address offset: 0x88 */
556 __IO uint32_t PATT3; /*!< NAND Flash Attribute memory space timing register 3, Address offset: 0x8C */
557 uint32_t RESERVED3; /*!< Reserved, 0x90 */
558 __IO uint32_t ECCR3; /*!< NAND Flash ECC result registers 3, Address offset: 0x94 */
559 } FMC_Bank2_3_TypeDef;
560
561 /**
562 * @brief Flexible Memory Controller Bank4
563 */
564
565 typedef struct
566 {
567 __IO uint32_t PCR4; /*!< PC Card control register 4, Address offset: 0xA0 */
568 __IO uint32_t SR4; /*!< PC Card FIFO status and interrupt register 4, Address offset: 0xA4 */
569 __IO uint32_t PMEM4; /*!< PC Card Common memory space timing register 4, Address offset: 0xA8 */
570 __IO uint32_t PATT4; /*!< PC Card Attribute memory space timing register 4, Address offset: 0xAC */
571 __IO uint32_t PIO4; /*!< PC Card I/O space timing register 4, Address offset: 0xB0 */
572 } FMC_Bank4_TypeDef;
573
574 /**
575 * @brief Flexible Memory Controller Bank5_6
576 */
577
578 typedef struct
579 {
580 __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */
581 __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */
582 __IO uint32_t SDCMR; /*!< SDRAM Command Mode register, Address offset: 0x150 */
583 __IO uint32_t SDRTR; /*!< SDRAM Refresh Timer register, Address offset: 0x154 */
584 __IO uint32_t SDSR; /*!< SDRAM Status register, Address offset: 0x158 */
585 } FMC_Bank5_6_TypeDef;
586
587 /**
588 * @brief General Purpose I/O
589 */
590
591 typedef struct
592 {
593 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
594 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
595 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
596 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
597 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
598 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
599 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
600 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
601 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
602 } GPIO_TypeDef;
603
604 /**
605 * @brief System configuration controller
606 */
607
608 typedef struct
609 {
610 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
611 __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
612 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
613 uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
614 __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
615 } SYSCFG_TypeDef;
616
617 /**
618 * @brief Inter-integrated Circuit Interface
619 */
620
621 typedef struct
622 {
623 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
624 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
625 __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
626 __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
627 __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
628 __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
629 __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
630 __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
631 __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
632 __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */
633 } I2C_TypeDef;
634
635 /**
636 * @brief Independent WATCHDOG
637 */
638
639 typedef struct
640 {
641 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
642 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
643 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
644 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
645 } IWDG_TypeDef;
646
647 /**
648 * @brief Power Control
649 */
650
651 typedef struct
652 {
653 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
654 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
655 } PWR_TypeDef;
656
657 /**
658 * @brief Reset and Clock Control
659 */
660
661 typedef struct
662 {
663 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
664 __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
665 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
666 __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
667 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
668 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
669 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
670 uint32_t RESERVED0; /*!< Reserved, 0x1C */
671 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
672 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
673 uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
674 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
675 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
676 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
677 uint32_t RESERVED2; /*!< Reserved, 0x3C */
678 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
679 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
680 uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
681 __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
682 __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
683 __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
684 uint32_t RESERVED4; /*!< Reserved, 0x5C */
685 __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
686 __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
687 uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
688 __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
689 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
690 uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
691 __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
692 __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
693 __IO uint32_t PLLSAICFGR; /*!< RCC PLLSAI configuration register, Address offset: 0x88 */
694 __IO uint32_t DCKCFGR; /*!< RCC Dedicated Clocks configuration register, Address offset: 0x8C */
695
696 } RCC_TypeDef;
697
698 /**
699 * @brief Real-Time Clock
700 */
701
702 typedef struct
703 {
704 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
705 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
706 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
707 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
708 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
709 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
710 __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
711 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
712 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
713 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
714 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
715 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
716 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
717 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
718 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
719 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
720 __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
721 __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */
722 __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */
723 uint32_t RESERVED7; /*!< Reserved, 0x4C */
724 __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
725 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
726 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
727 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
728 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
729 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
730 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
731 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
732 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
733 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
734 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
735 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
736 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
737 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
738 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
739 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
740 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
741 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
742 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
743 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
744 } RTC_TypeDef;
745
746 /**
747 * @brief Serial Audio Interface
748 */
749
750 typedef struct
751 {
752 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
753 } SAI_TypeDef;
754
755 typedef struct
756 {
757 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
758 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
759 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
760 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
761 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
762 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
763 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
764 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
765 } SAI_Block_TypeDef;
766
767 /**
768 * @brief SD host Interface
769 */
770
771 typedef struct
772 {
773 __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */
774 __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */
775 __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */
776 __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */
777 __I uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */
778 __I uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */
779 __I uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */
780 __I uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */
781 __I uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */
782 __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */
783 __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */
784 __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */
785 __I uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */
786 __I uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */
787 __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */
788 __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */
789 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
790 __I uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */
791 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
792 __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */
793 } SDIO_TypeDef;
794
795 /**
796 * @brief Serial Peripheral Interface
797 */
798
799 typedef struct
800 {
801 __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
802 __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
803 __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
804 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
805 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
806 __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
807 __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
808 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
809 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
810 } SPI_TypeDef;
811
812 /**
813 * @brief TIM
814 */
815
816 typedef struct
817 {
818 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
819 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
820 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
821 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
822 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
823 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
824 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
825 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
826 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
827 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
828 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
829 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
830 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
831 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
832 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
833 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
834 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
835 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
836 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
837 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
838 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
839 } TIM_TypeDef;
840
841 /**
842 * @brief Universal Synchronous Asynchronous Receiver Transmitter
843 */
844
845 typedef struct
846 {
847 __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
848 __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
849 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
850 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
851 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
852 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
853 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
854 } USART_TypeDef;
855
856 /**
857 * @brief Window WATCHDOG
858 */
859
860 typedef struct
861 {
862 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
863 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
864 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
865 } WWDG_TypeDef;
866
867
868 /**
869 * @brief RNG
870 */
871
872 typedef struct
873 {
874 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
875 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
876 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
877 } RNG_TypeDef;
878
879
880 /**
881 * @brief __USB_OTG_Core_register
882 */
883 typedef struct
884 {
885 __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */
886 __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */
887 __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */
888 __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */
889 __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */
890 __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */
891 __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */
892 __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */
893 __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */
894 __IO uint32_t GRXFSIZ; /* Receive FIFO Size Register 024h */
895 __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h*/
896 __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */
897 uint32_t Reserved30[2]; /* Reserved 030h*/
898 __IO uint32_t GCCFG; /* General Purpose IO Register 038h*/
899 __IO uint32_t CID; /* User ID Register 03Ch*/
900 uint32_t Reserved40[48]; /* Reserved 040h-0FFh*/
901 __IO uint32_t HPTXFSIZ; /* Host Periodic Tx FIFO Size Reg 100h*/
902 __IO uint32_t DIEPTXF[0x0F];/* dev Periodic Transmit FIFO */
903 }
904 USB_OTG_GlobalTypeDef;
905
906
907 /**
908 * @brief __device_Registers
909 */
910 typedef struct
911 {
912 __IO uint32_t DCFG; /* dev Configuration Register 800h*/
913 __IO uint32_t DCTL; /* dev Control Register 804h*/
914 __IO uint32_t DSTS; /* dev Status Register (RO) 808h*/
915 uint32_t Reserved0C; /* Reserved 80Ch*/
916 __IO uint32_t DIEPMSK; /* dev IN Endpoint Mask 810h*/
917 __IO uint32_t DOEPMSK; /* dev OUT Endpoint Mask 814h*/
918 __IO uint32_t DAINT; /* dev All Endpoints Itr Reg 818h*/
919 __IO uint32_t DAINTMSK; /* dev All Endpoints Itr Mask 81Ch*/
920 uint32_t Reserved20; /* Reserved 820h*/
921 uint32_t Reserved9; /* Reserved 824h*/
922 __IO uint32_t DVBUSDIS; /* dev VBUS discharge Register 828h*/
923 __IO uint32_t DVBUSPULSE; /* dev VBUS Pulse Register 82Ch*/
924 __IO uint32_t DTHRCTL; /* dev thr 830h*/
925 __IO uint32_t DIEPEMPMSK; /* dev empty msk 834h*/
926 __IO uint32_t DEACHINT; /* dedicated EP interrupt 838h*/
927 __IO uint32_t DEACHMSK; /* dedicated EP msk 83Ch*/
928 uint32_t Reserved40; /* dedicated EP mask 840h*/
929 __IO uint32_t DINEP1MSK; /* dedicated EP mask 844h*/
930 uint32_t Reserved44[15]; /* Reserved 844-87Ch*/
931 __IO uint32_t DOUTEP1MSK; /* dedicated EP msk 884h*/
932 }
933 USB_OTG_DeviceTypeDef;
934
935
936 /**
937 * @brief __IN_Endpoint-Specific_Register
938 */
939 typedef struct
940 {
941 __IO uint32_t DIEPCTL; /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h*/
942 uint32_t Reserved04; /* Reserved 900h + (ep_num * 20h) + 04h*/
943 __IO uint32_t DIEPINT; /* dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h*/
944 uint32_t Reserved0C; /* Reserved 900h + (ep_num * 20h) + 0Ch*/
945 __IO uint32_t DIEPTSIZ; /* IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h*/
946 __IO uint32_t DIEPDMA; /* IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h*/
947 __IO uint32_t DTXFSTS;/*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h*/
948 uint32_t Reserved18; /* Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch*/
949 }
950 USB_OTG_INEndpointTypeDef;
951
952
953 /**
954 * @brief __OUT_Endpoint-Specific_Registers
955 */
956 typedef struct
957 {
958 __IO uint32_t DOEPCTL; /* dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h*/
959 uint32_t Reserved04; /* Reserved B00h + (ep_num * 20h) + 04h*/
960 __IO uint32_t DOEPINT; /* dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h*/
961 uint32_t Reserved0C; /* Reserved B00h + (ep_num * 20h) + 0Ch*/
962 __IO uint32_t DOEPTSIZ; /* dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h*/
963 __IO uint32_t DOEPDMA; /* dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h*/
964 uint32_t Reserved18[2]; /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/
965 }
966 USB_OTG_OUTEndpointTypeDef;
967
968
969 /**
970 * @brief __Host_Mode_Register_Structures
971 */
972 typedef struct
973 {
974 __IO uint32_t HCFG; /* Host Configuration Register 400h*/
975 __IO uint32_t HFIR; /* Host Frame Interval Register 404h*/
976 __IO uint32_t HFNUM; /* Host Frame Nbr/Frame Remaining 408h*/
977 uint32_t Reserved40C; /* Reserved 40Ch*/
978 __IO uint32_t HPTXSTS; /* Host Periodic Tx FIFO/ Queue Status 410h*/
979 __IO uint32_t HAINT; /* Host All Channels Interrupt Register 414h*/
980 __IO uint32_t HAINTMSK; /* Host All Channels Interrupt Mask 418h*/
981 }
982 USB_OTG_HostTypeDef;
983
984 /**
985 * @brief __Host_Channel_Specific_Registers
986 */
987 typedef struct
988 {
989 __IO uint32_t HCCHAR;
990 __IO uint32_t HCSPLT;
991 __IO uint32_t HCINT;
992 __IO uint32_t HCINTMSK;
993 __IO uint32_t HCTSIZ;
994 __IO uint32_t HCDMA;
995 uint32_t Reserved[2];
996 }
997 USB_OTG_HostChannelTypeDef;
998 /**
999 * @}
1000 */
1001
1002 /** @addtogroup Peripheral_memory_map
1003 * @{
1004 */
1005 #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH(up to 2 MB) base address in the alias region */
1006 #define CCMDATARAM_BASE ((uint32_t)0x10000000) /*!< CCM(core coupled memory) data RAM(64 KB) base address in the alias region */
1007 #define SRAM1_BASE ((uint32_t)0x20000000) /*!< SRAM1(112 KB) base address in the alias region */
1008 #define SRAM2_BASE ((uint32_t)0x2001C000) /*!< SRAM2(16 KB) base address in the alias region */
1009 #define SRAM3_BASE ((uint32_t)0x20020000) /*!< SRAM3(64 KB) base address in the alias region */
1010 #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */
1011 #define BKPSRAM_BASE ((uint32_t)0x40024000) /*!< Backup SRAM(4 KB) base address in the alias region */
1012 #define FMC_R_BASE ((uint32_t)0xA0000000) /*!< FMC registers base address */
1013 #define CCMDATARAM_BB_BASE ((uint32_t)0x12000000) /*!< CCM(core coupled memory) data RAM(64 KB) base address in the bit-band region */
1014 #define SRAM1_BB_BASE ((uint32_t)0x22000000) /*!< SRAM1(112 KB) base address in the bit-band region */
1015 #define SRAM2_BB_BASE ((uint32_t)0x2201C000) /*!< SRAM2(16 KB) base address in the bit-band region */
1016 #define SRAM3_BB_BASE ((uint32_t)0x22020000) /*!< SRAM3(64 KB) base address in the bit-band region */
1017 #define PERIPH_BB_BASE ((uint32_t)0x42000000) /*!< Peripheral base address in the bit-band region */
1018 #define BKPSRAM_BB_BASE ((uint32_t)0x42024000) /*!< Backup SRAM(4 KB) base address in the bit-band region */
1019 #define FLASH_END ((uint32_t)0x081FFFFF) /*!< FLASH end address */
1020 #define CCMDATARAM_END ((uint32_t)0x1000FFFF) /*!< CCM data RAM end address */
1021
1022 /* Legacy defines */
1023 #define SRAM_BASE SRAM1_BASE
1024 #define SRAM_BB_BASE SRAM1_BB_BASE
1025
1026
1027 /*!< Peripheral memory map */
1028 #define APB1PERIPH_BASE PERIPH_BASE
1029 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000)
1030 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000)
1031 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000)
1032
1033 /*!< APB1 peripherals */
1034 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000)
1035 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400)
1036 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800)
1037 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00)
1038 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000)
1039 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400)
1040 #define TIM12_BASE (APB1PERIPH_BASE + 0x1800)
1041 #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00)
1042 #define TIM14_BASE (APB1PERIPH_BASE + 0x2000)
1043 #define RTC_BASE (APB1PERIPH_BASE + 0x2800)
1044 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00)
1045 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000)
1046 #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400)
1047 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800)
1048 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00)
1049 #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000)
1050 #define USART2_BASE (APB1PERIPH_BASE + 0x4400)
1051 #define USART3_BASE (APB1PERIPH_BASE + 0x4800)
1052 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00)
1053 #define UART5_BASE (APB1PERIPH_BASE + 0x5000)
1054 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400)
1055 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800)
1056 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00)
1057 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400)
1058 #define CAN2_BASE (APB1PERIPH_BASE + 0x6800)
1059 #define PWR_BASE (APB1PERIPH_BASE + 0x7000)
1060 #define DAC_BASE (APB1PERIPH_BASE + 0x7400)
1061 #define UART7_BASE (APB1PERIPH_BASE + 0x7800)
1062 #define UART8_BASE (APB1PERIPH_BASE + 0x7C00)
1063
1064 /*!< APB2 peripherals */
1065 #define TIM1_BASE (APB2PERIPH_BASE + 0x0000)
1066 #define TIM8_BASE (APB2PERIPH_BASE + 0x0400)
1067 #define USART1_BASE (APB2PERIPH_BASE + 0x1000)
1068 #define USART6_BASE (APB2PERIPH_BASE + 0x1400)
1069 #define ADC1_BASE (APB2PERIPH_BASE + 0x2000)
1070 #define ADC2_BASE (APB2PERIPH_BASE + 0x2100)
1071 #define ADC3_BASE (APB2PERIPH_BASE + 0x2200)
1072 #define ADC_BASE (APB2PERIPH_BASE + 0x2300)
1073 #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00)
1074 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000)
1075 #define SPI4_BASE (APB2PERIPH_BASE + 0x3400)
1076 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800)
1077 #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00)
1078 #define TIM9_BASE (APB2PERIPH_BASE + 0x4000)
1079 #define TIM10_BASE (APB2PERIPH_BASE + 0x4400)
1080 #define TIM11_BASE (APB2PERIPH_BASE + 0x4800)
1081 #define SPI5_BASE (APB2PERIPH_BASE + 0x5000)
1082 #define SPI6_BASE (APB2PERIPH_BASE + 0x5400)
1083 #define SAI1_BASE (APB2PERIPH_BASE + 0x5800)
1084 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004)
1085 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024)
1086
1087 /*!< AHB1 peripherals */
1088 #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000)
1089 #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400)
1090 #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800)
1091 #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00)
1092 #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000)
1093 #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400)
1094 #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800)
1095 #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00)
1096 #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000)
1097 #define GPIOJ_BASE (AHB1PERIPH_BASE + 0x2400)
1098 #define GPIOK_BASE (AHB1PERIPH_BASE + 0x2800)
1099 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000)
1100 #define RCC_BASE (AHB1PERIPH_BASE + 0x3800)
1101 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00)
1102 #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000)
1103 #define DMA1_Stream0_BASE (DMA1_BASE + 0x010)
1104 #define DMA1_Stream1_BASE (DMA1_BASE + 0x028)
1105 #define DMA1_Stream2_BASE (DMA1_BASE + 0x040)
1106 #define DMA1_Stream3_BASE (DMA1_BASE + 0x058)
1107 #define DMA1_Stream4_BASE (DMA1_BASE + 0x070)
1108 #define DMA1_Stream5_BASE (DMA1_BASE + 0x088)
1109 #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0)
1110 #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8)
1111 #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400)
1112 #define DMA2_Stream0_BASE (DMA2_BASE + 0x010)
1113 #define DMA2_Stream1_BASE (DMA2_BASE + 0x028)
1114 #define DMA2_Stream2_BASE (DMA2_BASE + 0x040)
1115 #define DMA2_Stream3_BASE (DMA2_BASE + 0x058)
1116 #define DMA2_Stream4_BASE (DMA2_BASE + 0x070)
1117 #define DMA2_Stream5_BASE (DMA2_BASE + 0x088)
1118 #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0)
1119 #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8)
1120 #define ETH_BASE (AHB1PERIPH_BASE + 0x8000)
1121 #define ETH_MAC_BASE (ETH_BASE)
1122 #define ETH_MMC_BASE (ETH_BASE + 0x0100)
1123 #define ETH_PTP_BASE (ETH_BASE + 0x0700)
1124 #define ETH_DMA_BASE (ETH_BASE + 0x1000)
1125 #define DMA2D_BASE (AHB1PERIPH_BASE + 0xB000)
1126
1127 /*!< AHB2 peripherals */
1128 #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000)
1129 #define RNG_BASE (AHB2PERIPH_BASE + 0x60800)
1130
1131 /*!< FMC Bankx registers base address */
1132 #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000)
1133 #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104)
1134 #define FMC_Bank2_3_R_BASE (FMC_R_BASE + 0x0060)
1135 #define FMC_Bank4_R_BASE (FMC_R_BASE + 0x00A0)
1136 #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140)
1137
1138 /* Debug MCU registers base address */
1139 #define DBGMCU_BASE ((uint32_t )0xE0042000)
1140
1141 /*!< USB registers base address */
1142 #define USB_OTG_HS_PERIPH_BASE ((uint32_t )0x40040000)
1143 #define USB_OTG_FS_PERIPH_BASE ((uint32_t )0x50000000)
1144
1145 #define USB_OTG_GLOBAL_BASE ((uint32_t )0x000)
1146 #define USB_OTG_DEVICE_BASE ((uint32_t )0x800)
1147 #define USB_OTG_IN_ENDPOINT_BASE ((uint32_t )0x900)
1148 #define USB_OTG_OUT_ENDPOINT_BASE ((uint32_t )0xB00)
1149 #define USB_OTG_EP_REG_SIZE ((uint32_t )0x20)
1150 #define USB_OTG_HOST_BASE ((uint32_t )0x400)
1151 #define USB_OTG_HOST_PORT_BASE ((uint32_t )0x440)
1152 #define USB_OTG_HOST_CHANNEL_BASE ((uint32_t )0x500)
1153 #define USB_OTG_HOST_CHANNEL_SIZE ((uint32_t )0x20)
1154 #define USB_OTG_PCGCCTL_BASE ((uint32_t )0xE00)
1155 #define USB_OTG_FIFO_BASE ((uint32_t )0x1000)
1156 #define USB_OTG_FIFO_SIZE ((uint32_t )0x1000)
1157
1158 /**
1159 * @}
1160 */
1161
1162 /** @addtogroup Peripheral_declaration
1163 * @{
1164 */
1165 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
1166 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
1167 #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
1168 #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
1169 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
1170 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
1171 #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
1172 #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
1173 #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
1174 #define RTC ((RTC_TypeDef *) RTC_BASE)
1175 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
1176 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
1177 #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE)
1178 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
1179 #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
1180 #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE)
1181 #define USART2 ((USART_TypeDef *) USART2_BASE)
1182 #define USART3 ((USART_TypeDef *) USART3_BASE)
1183 #define UART4 ((USART_TypeDef *) UART4_BASE)
1184 #define UART5 ((USART_TypeDef *) UART5_BASE)
1185 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
1186 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
1187 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
1188 #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
1189 #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
1190 #define PWR ((PWR_TypeDef *) PWR_BASE)
1191 #define DAC ((DAC_TypeDef *) DAC_BASE)
1192 #define UART7 ((USART_TypeDef *) UART7_BASE)
1193 #define UART8 ((USART_TypeDef *) UART8_BASE)
1194 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
1195 #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
1196 #define USART1 ((USART_TypeDef *) USART1_BASE)
1197 #define USART6 ((USART_TypeDef *) USART6_BASE)
1198 #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
1199 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
1200 #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
1201 #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
1202 #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
1203 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
1204 #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
1205 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
1206 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
1207 #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
1208 #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
1209 #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
1210 #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
1211 #define SPI6 ((SPI_TypeDef *) SPI6_BASE)
1212 #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
1213 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
1214 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
1215
1216 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
1217 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
1218 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
1219 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
1220 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
1221 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
1222 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
1223 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
1224 #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
1225 #define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
1226 #define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
1227 #define CRC ((CRC_TypeDef *) CRC_BASE)
1228 #define RCC ((RCC_TypeDef *) RCC_BASE)
1229 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
1230 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
1231 #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
1232 #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
1233 #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
1234 #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
1235 #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
1236 #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
1237 #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
1238 #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
1239 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
1240 #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
1241 #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
1242 #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
1243 #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
1244 #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
1245 #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
1246 #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
1247 #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
1248 #define ETH ((ETH_TypeDef *) ETH_BASE)
1249 #define DMA2D ((DMA2D_TypeDef *)DMA2D_BASE)
1250 #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
1251 #define RNG ((RNG_TypeDef *) RNG_BASE)
1252 #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
1253 #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
1254 #define FMC_Bank2_3 ((FMC_Bank2_3_TypeDef *) FMC_Bank2_3_R_BASE)
1255 #define FMC_Bank4 ((FMC_Bank4_TypeDef *) FMC_Bank4_R_BASE)
1256 #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
1257
1258 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
1259
1260 #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
1261 #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
1262
1263 /**
1264 * @}
1265 */
1266
1267 /** @addtogroup Exported_constants
1268 * @{
1269 */
1270
1271 /** @addtogroup Peripheral_Registers_Bits_Definition
1272 * @{
1273 */
1274
1275 /******************************************************************************/
1276 /* Peripheral Registers_Bits_Definition */
1277 /******************************************************************************/
1278
1279 /******************************************************************************/
1280 /* */
1281 /* Analog to Digital Converter */
1282 /* */
1283 /******************************************************************************/
1284 /******************** Bit definition for ADC_SR register ********************/
1285 #define ADC_SR_AWD ((uint32_t)0x00000001) /*!<Analog watchdog flag */
1286 #define ADC_SR_EOC ((uint32_t)0x00000002) /*!<End of conversion */
1287 #define ADC_SR_JEOC ((uint32_t)0x00000004) /*!<Injected channel end of conversion */
1288 #define ADC_SR_JSTRT ((uint32_t)0x00000008) /*!<Injected channel Start flag */
1289 #define ADC_SR_STRT ((uint32_t)0x00000010) /*!<Regular channel Start flag */
1290 #define ADC_SR_OVR ((uint32_t)0x00000020) /*!<Overrun flag */
1291
1292 /******************* Bit definition for ADC_CR1 register ********************/
1293 #define ADC_CR1_AWDCH ((uint32_t)0x0000001F) /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
1294 #define ADC_CR1_AWDCH_0 ((uint32_t)0x00000001) /*!<Bit 0 */
1295 #define ADC_CR1_AWDCH_1 ((uint32_t)0x00000002) /*!<Bit 1 */
1296 #define ADC_CR1_AWDCH_2 ((uint32_t)0x00000004) /*!<Bit 2 */
1297 #define ADC_CR1_AWDCH_3 ((uint32_t)0x00000008) /*!<Bit 3 */
1298 #define ADC_CR1_AWDCH_4 ((uint32_t)0x00000010) /*!<Bit 4 */
1299 #define ADC_CR1_EOCIE ((uint32_t)0x00000020) /*!<Interrupt enable for EOC */
1300 #define ADC_CR1_AWDIE ((uint32_t)0x00000040) /*!<AAnalog Watchdog interrupt enable */
1301 #define ADC_CR1_JEOCIE ((uint32_t)0x00000080) /*!<Interrupt enable for injected channels */
1302 #define ADC_CR1_SCAN ((uint32_t)0x00000100) /*!<Scan mode */
1303 #define ADC_CR1_AWDSGL ((uint32_t)0x00000200) /*!<Enable the watchdog on a single channel in scan mode */
1304 #define ADC_CR1_JAUTO ((uint32_t)0x00000400) /*!<Automatic injected group conversion */
1305 #define ADC_CR1_DISCEN ((uint32_t)0x00000800) /*!<Discontinuous mode on regular channels */
1306 #define ADC_CR1_JDISCEN ((uint32_t)0x00001000) /*!<Discontinuous mode on injected channels */
1307 #define ADC_CR1_DISCNUM ((uint32_t)0x0000E000) /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
1308 #define ADC_CR1_DISCNUM_0 ((uint32_t)0x00002000) /*!<Bit 0 */
1309 #define ADC_CR1_DISCNUM_1 ((uint32_t)0x00004000) /*!<Bit 1 */
1310 #define ADC_CR1_DISCNUM_2 ((uint32_t)0x00008000) /*!<Bit 2 */
1311 #define ADC_CR1_JAWDEN ((uint32_t)0x00400000) /*!<Analog watchdog enable on injected channels */
1312 #define ADC_CR1_AWDEN ((uint32_t)0x00800000) /*!<Analog watchdog enable on regular channels */
1313 #define ADC_CR1_RES ((uint32_t)0x03000000) /*!<RES[2:0] bits (Resolution) */
1314 #define ADC_CR1_RES_0 ((uint32_t)0x01000000) /*!<Bit 0 */
1315 #define ADC_CR1_RES_1 ((uint32_t)0x02000000) /*!<Bit 1 */
1316 #define ADC_CR1_OVRIE ((uint32_t)0x04000000) /*!<overrun interrupt enable */
1317
1318 /******************* Bit definition for ADC_CR2 register ********************/
1319 #define ADC_CR2_ADON ((uint32_t)0x00000001) /*!<A/D Converter ON / OFF */
1320 #define ADC_CR2_CONT ((uint32_t)0x00000002) /*!<Continuous Conversion */
1321 #define ADC_CR2_DMA ((uint32_t)0x00000100) /*!<Direct Memory access mode */
1322 #define ADC_CR2_DDS ((uint32_t)0x00000200) /*!<DMA disable selection (Single ADC) */
1323 #define ADC_CR2_EOCS ((uint32_t)0x00000400) /*!<End of conversion selection */
1324 #define ADC_CR2_ALIGN ((uint32_t)0x00000800) /*!<Data Alignment */
1325 #define ADC_CR2_JEXTSEL ((uint32_t)0x000F0000) /*!<JEXTSEL[3:0] bits (External event select for injected group) */
1326 #define ADC_CR2_JEXTSEL_0 ((uint32_t)0x00010000) /*!<Bit 0 */
1327 #define ADC_CR2_JEXTSEL_1 ((uint32_t)0x00020000) /*!<Bit 1 */
1328 #define ADC_CR2_JEXTSEL_2 ((uint32_t)0x00040000) /*!<Bit 2 */
1329 #define ADC_CR2_JEXTSEL_3 ((uint32_t)0x00080000) /*!<Bit 3 */
1330 #define ADC_CR2_JEXTEN ((uint32_t)0x00300000) /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
1331 #define ADC_CR2_JEXTEN_0 ((uint32_t)0x00100000) /*!<Bit 0 */
1332 #define ADC_CR2_JEXTEN_1 ((uint32_t)0x00200000) /*!<Bit 1 */
1333 #define ADC_CR2_JSWSTART ((uint32_t)0x00400000) /*!<Start Conversion of injected channels */
1334 #define ADC_CR2_EXTSEL ((uint32_t)0x0F000000) /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
1335 #define ADC_CR2_EXTSEL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
1336 #define ADC_CR2_EXTSEL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
1337 #define ADC_CR2_EXTSEL_2 ((uint32_t)0x04000000) /*!<Bit 2 */
1338 #define ADC_CR2_EXTSEL_3 ((uint32_t)0x08000000) /*!<Bit 3 */
1339 #define ADC_CR2_EXTEN ((uint32_t)0x30000000) /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
1340 #define ADC_CR2_EXTEN_0 ((uint32_t)0x10000000) /*!<Bit 0 */
1341 #define ADC_CR2_EXTEN_1 ((uint32_t)0x20000000) /*!<Bit 1 */
1342 #define ADC_CR2_SWSTART ((uint32_t)0x40000000) /*!<Start Conversion of regular channels */
1343
1344 /****************** Bit definition for ADC_SMPR1 register *******************/
1345 #define ADC_SMPR1_SMP10 ((uint32_t)0x00000007) /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
1346 #define ADC_SMPR1_SMP10_0 ((uint32_t)0x00000001) /*!<Bit 0 */
1347 #define ADC_SMPR1_SMP10_1 ((uint32_t)0x00000002) /*!<Bit 1 */
1348 #define ADC_SMPR1_SMP10_2 ((uint32_t)0x00000004) /*!<Bit 2 */
1349 #define ADC_SMPR1_SMP11 ((uint32_t)0x00000038) /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
1350 #define ADC_SMPR1_SMP11_0 ((uint32_t)0x00000008) /*!<Bit 0 */
1351 #define ADC_SMPR1_SMP11_1 ((uint32_t)0x00000010) /*!<Bit 1 */
1352 #define ADC_SMPR1_SMP11_2 ((uint32_t)0x00000020) /*!<Bit 2 */
1353 #define ADC_SMPR1_SMP12 ((uint32_t)0x000001C0) /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
1354 #define ADC_SMPR1_SMP12_0 ((uint32_t)0x00000040) /*!<Bit 0 */
1355 #define ADC_SMPR1_SMP12_1 ((uint32_t)0x00000080) /*!<Bit 1 */
1356 #define ADC_SMPR1_SMP12_2 ((uint32_t)0x00000100) /*!<Bit 2 */
1357 #define ADC_SMPR1_SMP13 ((uint32_t)0x00000E00) /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
1358 #define ADC_SMPR1_SMP13_0 ((uint32_t)0x00000200) /*!<Bit 0 */
1359 #define ADC_SMPR1_SMP13_1 ((uint32_t)0x00000400) /*!<Bit 1 */
1360 #define ADC_SMPR1_SMP13_2 ((uint32_t)0x00000800) /*!<Bit 2 */
1361 #define ADC_SMPR1_SMP14 ((uint32_t)0x00007000) /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
1362 #define ADC_SMPR1_SMP14_0 ((uint32_t)0x00001000) /*!<Bit 0 */
1363 #define ADC_SMPR1_SMP14_1 ((uint32_t)0x00002000) /*!<Bit 1 */
1364 #define ADC_SMPR1_SMP14_2 ((uint32_t)0x00004000) /*!<Bit 2 */
1365 #define ADC_SMPR1_SMP15 ((uint32_t)0x00038000) /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
1366 #define ADC_SMPR1_SMP15_0 ((uint32_t)0x00008000) /*!<Bit 0 */
1367 #define ADC_SMPR1_SMP15_1 ((uint32_t)0x00010000) /*!<Bit 1 */
1368 #define ADC_SMPR1_SMP15_2 ((uint32_t)0x00020000) /*!<Bit 2 */
1369 #define ADC_SMPR1_SMP16 ((uint32_t)0x001C0000) /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
1370 #define ADC_SMPR1_SMP16_0 ((uint32_t)0x00040000) /*!<Bit 0 */
1371 #define ADC_SMPR1_SMP16_1 ((uint32_t)0x00080000) /*!<Bit 1 */
1372 #define ADC_SMPR1_SMP16_2 ((uint32_t)0x00100000) /*!<Bit 2 */
1373 #define ADC_SMPR1_SMP17 ((uint32_t)0x00E00000) /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
1374 #define ADC_SMPR1_SMP17_0 ((uint32_t)0x00200000) /*!<Bit 0 */
1375 #define ADC_SMPR1_SMP17_1 ((uint32_t)0x00400000) /*!<Bit 1 */
1376 #define ADC_SMPR1_SMP17_2 ((uint32_t)0x00800000) /*!<Bit 2 */
1377 #define ADC_SMPR1_SMP18 ((uint32_t)0x07000000) /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
1378 #define ADC_SMPR1_SMP18_0 ((uint32_t)0x01000000) /*!<Bit 0 */
1379 #define ADC_SMPR1_SMP18_1 ((uint32_t)0x02000000) /*!<Bit 1 */
1380 #define ADC_SMPR1_SMP18_2 ((uint32_t)0x04000000) /*!<Bit 2 */
1381
1382 /****************** Bit definition for ADC_SMPR2 register *******************/
1383 #define ADC_SMPR2_SMP0 ((uint32_t)0x00000007) /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
1384 #define ADC_SMPR2_SMP0_0 ((uint32_t)0x00000001) /*!<Bit 0 */
1385 #define ADC_SMPR2_SMP0_1 ((uint32_t)0x00000002) /*!<Bit 1 */
1386 #define ADC_SMPR2_SMP0_2 ((uint32_t)0x00000004) /*!<Bit 2 */
1387 #define ADC_SMPR2_SMP1 ((uint32_t)0x00000038) /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
1388 #define ADC_SMPR2_SMP1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
1389 #define ADC_SMPR2_SMP1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
1390 #define ADC_SMPR2_SMP1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
1391 #define ADC_SMPR2_SMP2 ((uint32_t)0x000001C0) /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
1392 #define ADC_SMPR2_SMP2_0 ((uint32_t)0x00000040) /*!<Bit 0 */
1393 #define ADC_SMPR2_SMP2_1 ((uint32_t)0x00000080) /*!<Bit 1 */
1394 #define ADC_SMPR2_SMP2_2 ((uint32_t)0x00000100) /*!<Bit 2 */
1395 #define ADC_SMPR2_SMP3 ((uint32_t)0x00000E00) /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
1396 #define ADC_SMPR2_SMP3_0 ((uint32_t)0x00000200) /*!<Bit 0 */
1397 #define ADC_SMPR2_SMP3_1 ((uint32_t)0x00000400) /*!<Bit 1 */
1398 #define ADC_SMPR2_SMP3_2 ((uint32_t)0x00000800) /*!<Bit 2 */
1399 #define ADC_SMPR2_SMP4 ((uint32_t)0x00007000) /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
1400 #define ADC_SMPR2_SMP4_0 ((uint32_t)0x00001000) /*!<Bit 0 */
1401 #define ADC_SMPR2_SMP4_1 ((uint32_t)0x00002000) /*!<Bit 1 */
1402 #define ADC_SMPR2_SMP4_2 ((uint32_t)0x00004000) /*!<Bit 2 */
1403 #define ADC_SMPR2_SMP5 ((uint32_t)0x00038000) /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
1404 #define ADC_SMPR2_SMP5_0 ((uint32_t)0x00008000) /*!<Bit 0 */
1405 #define ADC_SMPR2_SMP5_1 ((uint32_t)0x00010000) /*!<Bit 1 */
1406 #define ADC_SMPR2_SMP5_2 ((uint32_t)0x00020000) /*!<Bit 2 */
1407 #define ADC_SMPR2_SMP6 ((uint32_t)0x001C0000) /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
1408 #define ADC_SMPR2_SMP6_0 ((uint32_t)0x00040000) /*!<Bit 0 */
1409 #define ADC_SMPR2_SMP6_1 ((uint32_t)0x00080000) /*!<Bit 1 */
1410 #define ADC_SMPR2_SMP6_2 ((uint32_t)0x00100000) /*!<Bit 2 */
1411 #define ADC_SMPR2_SMP7 ((uint32_t)0x00E00000) /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
1412 #define ADC_SMPR2_SMP7_0 ((uint32_t)0x00200000) /*!<Bit 0 */
1413 #define ADC_SMPR2_SMP7_1 ((uint32_t)0x00400000) /*!<Bit 1 */
1414 #define ADC_SMPR2_SMP7_2 ((uint32_t)0x00800000) /*!<Bit 2 */
1415 #define ADC_SMPR2_SMP8 ((uint32_t)0x07000000) /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
1416 #define ADC_SMPR2_SMP8_0 ((uint32_t)0x01000000) /*!<Bit 0 */
1417 #define ADC_SMPR2_SMP8_1 ((uint32_t)0x02000000) /*!<Bit 1 */
1418 #define ADC_SMPR2_SMP8_2 ((uint32_t)0x04000000) /*!<Bit 2 */
1419 #define ADC_SMPR2_SMP9 ((uint32_t)0x38000000) /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
1420 #define ADC_SMPR2_SMP9_0 ((uint32_t)0x08000000) /*!<Bit 0 */
1421 #define ADC_SMPR2_SMP9_1 ((uint32_t)0x10000000) /*!<Bit 1 */
1422 #define ADC_SMPR2_SMP9_2 ((uint32_t)0x20000000) /*!<Bit 2 */
1423
1424 /****************** Bit definition for ADC_JOFR1 register *******************/
1425 #define ADC_JOFR1_JOFFSET1 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 1 */
1426
1427 /****************** Bit definition for ADC_JOFR2 register *******************/
1428 #define ADC_JOFR2_JOFFSET2 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 2 */
1429
1430 /****************** Bit definition for ADC_JOFR3 register *******************/
1431 #define ADC_JOFR3_JOFFSET3 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 3 */
1432
1433 /****************** Bit definition for ADC_JOFR4 register *******************/
1434 #define ADC_JOFR4_JOFFSET4 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 4 */
1435
1436 /******************* Bit definition for ADC_HTR register ********************/
1437 #define ADC_HTR_HT ((uint32_t)0x0FFF) /*!<Analog watchdog high threshold */
1438
1439 /******************* Bit definition for ADC_LTR register ********************/
1440 #define ADC_LTR_LT ((uint32_t)0x0FFF) /*!<Analog watchdog low threshold */
1441
1442 /******************* Bit definition for ADC_SQR1 register *******************/
1443 #define ADC_SQR1_SQ13 ((uint32_t)0x0000001F) /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
1444 #define ADC_SQR1_SQ13_0 ((uint32_t)0x00000001) /*!<Bit 0 */
1445 #define ADC_SQR1_SQ13_1 ((uint32_t)0x00000002) /*!<Bit 1 */
1446 #define ADC_SQR1_SQ13_2 ((uint32_t)0x00000004) /*!<Bit 2 */
1447 #define ADC_SQR1_SQ13_3 ((uint32_t)0x00000008) /*!<Bit 3 */
1448 #define ADC_SQR1_SQ13_4 ((uint32_t)0x00000010) /*!<Bit 4 */
1449 #define ADC_SQR1_SQ14 ((uint32_t)0x000003E0) /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
1450 #define ADC_SQR1_SQ14_0 ((uint32_t)0x00000020) /*!<Bit 0 */
1451 #define ADC_SQR1_SQ14_1 ((uint32_t)0x00000040) /*!<Bit 1 */
1452 #define ADC_SQR1_SQ14_2 ((uint32_t)0x00000080) /*!<Bit 2 */
1453 #define ADC_SQR1_SQ14_3 ((uint32_t)0x00000100) /*!<Bit 3 */
1454 #define ADC_SQR1_SQ14_4 ((uint32_t)0x00000200) /*!<Bit 4 */
1455 #define ADC_SQR1_SQ15 ((uint32_t)0x00007C00) /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
1456 #define ADC_SQR1_SQ15_0 ((uint32_t)0x00000400) /*!<Bit 0 */
1457 #define ADC_SQR1_SQ15_1 ((uint32_t)0x00000800) /*!<Bit 1 */
1458 #define ADC_SQR1_SQ15_2 ((uint32_t)0x00001000) /*!<Bit 2 */
1459 #define ADC_SQR1_SQ15_3 ((uint32_t)0x00002000) /*!<Bit 3 */
1460 #define ADC_SQR1_SQ15_4 ((uint32_t)0x00004000) /*!<Bit 4 */
1461 #define ADC_SQR1_SQ16 ((uint32_t)0x000F8000) /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
1462 #define ADC_SQR1_SQ16_0 ((uint32_t)0x00008000) /*!<Bit 0 */
1463 #define ADC_SQR1_SQ16_1 ((uint32_t)0x00010000) /*!<Bit 1 */
1464 #define ADC_SQR1_SQ16_2 ((uint32_t)0x00020000) /*!<Bit 2 */
1465 #define ADC_SQR1_SQ16_3 ((uint32_t)0x00040000) /*!<Bit 3 */
1466 #define ADC_SQR1_SQ16_4 ((uint32_t)0x00080000) /*!<Bit 4 */
1467 #define ADC_SQR1_L ((uint32_t)0x00F00000) /*!<L[3:0] bits (Regular channel sequence length) */
1468 #define ADC_SQR1_L_0 ((uint32_t)0x00100000) /*!<Bit 0 */
1469 #define ADC_SQR1_L_1 ((uint32_t)0x00200000) /*!<Bit 1 */
1470 #define ADC_SQR1_L_2 ((uint32_t)0x00400000) /*!<Bit 2 */
1471 #define ADC_SQR1_L_3 ((uint32_t)0x00800000) /*!<Bit 3 */
1472
1473 /******************* Bit definition for ADC_SQR2 register *******************/
1474 #define ADC_SQR2_SQ7 ((uint32_t)0x0000001F) /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
1475 #define ADC_SQR2_SQ7_0 ((uint32_t)0x00000001) /*!<Bit 0 */
1476 #define ADC_SQR2_SQ7_1 ((uint32_t)0x00000002) /*!<Bit 1 */
1477 #define ADC_SQR2_SQ7_2 ((uint32_t)0x00000004) /*!<Bit 2 */
1478 #define ADC_SQR2_SQ7_3 ((uint32_t)0x00000008) /*!<Bit 3 */
1479 #define ADC_SQR2_SQ7_4 ((uint32_t)0x00000010) /*!<Bit 4 */
1480 #define ADC_SQR2_SQ8 ((uint32_t)0x000003E0) /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
1481 #define ADC_SQR2_SQ8_0 ((uint32_t)0x00000020) /*!<Bit 0 */
1482 #define ADC_SQR2_SQ8_1 ((uint32_t)0x00000040) /*!<Bit 1 */
1483 #define ADC_SQR2_SQ8_2 ((uint32_t)0x00000080) /*!<Bit 2 */
1484 #define ADC_SQR2_SQ8_3 ((uint32_t)0x00000100) /*!<Bit 3 */
1485 #define ADC_SQR2_SQ8_4 ((uint32_t)0x00000200) /*!<Bit 4 */
1486 #define ADC_SQR2_SQ9 ((uint32_t)0x00007C00) /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
1487 #define ADC_SQR2_SQ9_0 ((uint32_t)0x00000400) /*!<Bit 0 */
1488 #define ADC_SQR2_SQ9_1 ((uint32_t)0x00000800) /*!<Bit 1 */
1489 #define ADC_SQR2_SQ9_2 ((uint32_t)0x00001000) /*!<Bit 2 */
1490 #define ADC_SQR2_SQ9_3 ((uint32_t)0x00002000) /*!<Bit 3 */
1491 #define ADC_SQR2_SQ9_4 ((uint32_t)0x00004000) /*!<Bit 4 */
1492 #define ADC_SQR2_SQ10 ((uint32_t)0x000F8000) /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
1493 #define ADC_SQR2_SQ10_0 ((uint32_t)0x00008000) /*!<Bit 0 */
1494 #define ADC_SQR2_SQ10_1 ((uint32_t)0x00010000) /*!<Bit 1 */
1495 #define ADC_SQR2_SQ10_2 ((uint32_t)0x00020000) /*!<Bit 2 */
1496 #define ADC_SQR2_SQ10_3 ((uint32_t)0x00040000) /*!<Bit 3 */
1497 #define ADC_SQR2_SQ10_4 ((uint32_t)0x00080000) /*!<Bit 4 */
1498 #define ADC_SQR2_SQ11 ((uint32_t)0x01F00000) /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
1499 #define ADC_SQR2_SQ11_0 ((uint32_t)0x00100000) /*!<Bit 0 */
1500 #define ADC_SQR2_SQ11_1 ((uint32_t)0x00200000) /*!<Bit 1 */
1501 #define ADC_SQR2_SQ11_2 ((uint32_t)0x00400000) /*!<Bit 2 */
1502 #define ADC_SQR2_SQ11_3 ((uint32_t)0x00800000) /*!<Bit 3 */
1503 #define ADC_SQR2_SQ11_4 ((uint32_t)0x01000000) /*!<Bit 4 */
1504 #define ADC_SQR2_SQ12 ((uint32_t)0x3E000000) /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
1505 #define ADC_SQR2_SQ12_0 ((uint32_t)0x02000000) /*!<Bit 0 */
1506 #define ADC_SQR2_SQ12_1 ((uint32_t)0x04000000) /*!<Bit 1 */
1507 #define ADC_SQR2_SQ12_2 ((uint32_t)0x08000000) /*!<Bit 2 */
1508 #define ADC_SQR2_SQ12_3 ((uint32_t)0x10000000) /*!<Bit 3 */
1509 #define ADC_SQR2_SQ12_4 ((uint32_t)0x20000000) /*!<Bit 4 */
1510
1511 /******************* Bit definition for ADC_SQR3 register *******************/
1512 #define ADC_SQR3_SQ1 ((uint32_t)0x0000001F) /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
1513 #define ADC_SQR3_SQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
1514 #define ADC_SQR3_SQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
1515 #define ADC_SQR3_SQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
1516 #define ADC_SQR3_SQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
1517 #define ADC_SQR3_SQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
1518 #define ADC_SQR3_SQ2 ((uint32_t)0x000003E0) /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
1519 #define ADC_SQR3_SQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
1520 #define ADC_SQR3_SQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
1521 #define ADC_SQR3_SQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
1522 #define ADC_SQR3_SQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
1523 #define ADC_SQR3_SQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
1524 #define ADC_SQR3_SQ3 ((uint32_t)0x00007C00) /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
1525 #define ADC_SQR3_SQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
1526 #define ADC_SQR3_SQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
1527 #define ADC_SQR3_SQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
1528 #define ADC_SQR3_SQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
1529 #define ADC_SQR3_SQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
1530 #define ADC_SQR3_SQ4 ((uint32_t)0x000F8000) /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
1531 #define ADC_SQR3_SQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
1532 #define ADC_SQR3_SQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
1533 #define ADC_SQR3_SQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
1534 #define ADC_SQR3_SQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
1535 #define ADC_SQR3_SQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
1536 #define ADC_SQR3_SQ5 ((uint32_t)0x01F00000) /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
1537 #define ADC_SQR3_SQ5_0 ((uint32_t)0x00100000) /*!<Bit 0 */
1538 #define ADC_SQR3_SQ5_1 ((uint32_t)0x00200000) /*!<Bit 1 */
1539 #define ADC_SQR3_SQ5_2 ((uint32_t)0x00400000) /*!<Bit 2 */
1540 #define ADC_SQR3_SQ5_3 ((uint32_t)0x00800000) /*!<Bit 3 */
1541 #define ADC_SQR3_SQ5_4 ((uint32_t)0x01000000) /*!<Bit 4 */
1542 #define ADC_SQR3_SQ6 ((uint32_t)0x3E000000) /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
1543 #define ADC_SQR3_SQ6_0 ((uint32_t)0x02000000) /*!<Bit 0 */
1544 #define ADC_SQR3_SQ6_1 ((uint32_t)0x04000000) /*!<Bit 1 */
1545 #define ADC_SQR3_SQ6_2 ((uint32_t)0x08000000) /*!<Bit 2 */
1546 #define ADC_SQR3_SQ6_3 ((uint32_t)0x10000000) /*!<Bit 3 */
1547 #define ADC_SQR3_SQ6_4 ((uint32_t)0x20000000) /*!<Bit 4 */
1548
1549 /******************* Bit definition for ADC_JSQR register *******************/
1550 #define ADC_JSQR_JSQ1 ((uint32_t)0x0000001F) /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
1551 #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
1552 #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
1553 #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
1554 #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
1555 #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
1556 #define ADC_JSQR_JSQ2 ((uint32_t)0x000003E0) /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
1557 #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
1558 #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
1559 #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
1560 #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
1561 #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
1562 #define ADC_JSQR_JSQ3 ((uint32_t)0x00007C00) /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
1563 #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
1564 #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
1565 #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
1566 #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
1567 #define ADC_JSQR_JSQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
1568 #define ADC_JSQR_JSQ4 ((uint32_t)0x000F8000) /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
1569 #define ADC_JSQR_JSQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
1570 #define ADC_JSQR_JSQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
1571 #define ADC_JSQR_JSQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
1572 #define ADC_JSQR_JSQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
1573 #define ADC_JSQR_JSQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
1574 #define ADC_JSQR_JL ((uint32_t)0x00300000) /*!<JL[1:0] bits (Injected Sequence length) */
1575 #define ADC_JSQR_JL_0 ((uint32_t)0x00100000) /*!<Bit 0 */
1576 #define ADC_JSQR_JL_1 ((uint32_t)0x00200000) /*!<Bit 1 */
1577
1578 /******************* Bit definition for ADC_JDR1 register *******************/
1579 #define ADC_JDR1_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
1580
1581 /******************* Bit definition for ADC_JDR2 register *******************/
1582 #define ADC_JDR2_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
1583
1584 /******************* Bit definition for ADC_JDR3 register *******************/
1585 #define ADC_JDR3_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
1586
1587 /******************* Bit definition for ADC_JDR4 register *******************/
1588 #define ADC_JDR4_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
1589
1590 /******************** Bit definition for ADC_DR register ********************/
1591 #define ADC_DR_DATA ((uint32_t)0x0000FFFF) /*!<Regular data */
1592 #define ADC_DR_ADC2DATA ((uint32_t)0xFFFF0000) /*!<ADC2 data */
1593
1594 /******************* Bit definition for ADC_CSR register ********************/
1595 #define ADC_CSR_AWD1 ((uint32_t)0x00000001) /*!<ADC1 Analog watchdog flag */
1596 #define ADC_CSR_EOC1 ((uint32_t)0x00000002) /*!<ADC1 End of conversion */
1597 #define ADC_CSR_JEOC1 ((uint32_t)0x00000004) /*!<ADC1 Injected channel end of conversion */
1598 #define ADC_CSR_JSTRT1 ((uint32_t)0x00000008) /*!<ADC1 Injected channel Start flag */
1599 #define ADC_CSR_STRT1 ((uint32_t)0x00000010) /*!<ADC1 Regular channel Start flag */
1600 #define ADC_CSR_DOVR1 ((uint32_t)0x00000020) /*!<ADC1 DMA overrun flag */
1601 #define ADC_CSR_AWD2 ((uint32_t)0x00000100) /*!<ADC2 Analog watchdog flag */
1602 #define ADC_CSR_EOC2 ((uint32_t)0x00000200) /*!<ADC2 End of conversion */
1603 #define ADC_CSR_JEOC2 ((uint32_t)0x00000400) /*!<ADC2 Injected channel end of conversion */
1604 #define ADC_CSR_JSTRT2 ((uint32_t)0x00000800) /*!<ADC2 Injected channel Start flag */
1605 #define ADC_CSR_STRT2 ((uint32_t)0x00001000) /*!<ADC2 Regular channel Start flag */
1606 #define ADC_CSR_DOVR2 ((uint32_t)0x00002000) /*!<ADC2 DMA overrun flag */
1607 #define ADC_CSR_AWD3 ((uint32_t)0x00010000) /*!<ADC3 Analog watchdog flag */
1608 #define ADC_CSR_EOC3 ((uint32_t)0x00020000) /*!<ADC3 End of conversion */
1609 #define ADC_CSR_JEOC3 ((uint32_t)0x00040000) /*!<ADC3 Injected channel end of conversion */
1610 #define ADC_CSR_JSTRT3 ((uint32_t)0x00080000) /*!<ADC3 Injected channel Start flag */
1611 #define ADC_CSR_STRT3 ((uint32_t)0x00100000) /*!<ADC3 Regular channel Start flag */
1612 #define ADC_CSR_DOVR3 ((uint32_t)0x00200000) /*!<ADC3 DMA overrun flag */
1613
1614 /******************* Bit definition for ADC_CCR register ********************/
1615 #define ADC_CCR_MULTI ((uint32_t)0x0000001F) /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
1616 #define ADC_CCR_MULTI_0 ((uint32_t)0x00000001) /*!<Bit 0 */
1617 #define ADC_CCR_MULTI_1 ((uint32_t)0x00000002) /*!<Bit 1 */
1618 #define ADC_CCR_MULTI_2 ((uint32_t)0x00000004) /*!<Bit 2 */
1619 #define ADC_CCR_MULTI_3 ((uint32_t)0x00000008) /*!<Bit 3 */
1620 #define ADC_CCR_MULTI_4 ((uint32_t)0x00000010) /*!<Bit 4 */
1621 #define ADC_CCR_DELAY ((uint32_t)0x00000F00) /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
1622 #define ADC_CCR_DELAY_0 ((uint32_t)0x00000100) /*!<Bit 0 */
1623 #define ADC_CCR_DELAY_1 ((uint32_t)0x00000200) /*!<Bit 1 */
1624 #define ADC_CCR_DELAY_2 ((uint32_t)0x00000400) /*!<Bit 2 */
1625 #define ADC_CCR_DELAY_3 ((uint32_t)0x00000800) /*!<Bit 3 */
1626 #define ADC_CCR_DDS ((uint32_t)0x00002000) /*!<DMA disable selection (Multi-ADC mode) */
1627 #define ADC_CCR_DMA ((uint32_t)0x0000C000) /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
1628 #define ADC_CCR_DMA_0 ((uint32_t)0x00004000) /*!<Bit 0 */
1629 #define ADC_CCR_DMA_1 ((uint32_t)0x00008000) /*!<Bit 1 */
1630 #define ADC_CCR_ADCPRE ((uint32_t)0x00030000) /*!<ADCPRE[1:0] bits (ADC prescaler) */
1631 #define ADC_CCR_ADCPRE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
1632 #define ADC_CCR_ADCPRE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
1633 #define ADC_CCR_VBATE ((uint32_t)0x00400000) /*!<VBAT Enable */
1634 #define ADC_CCR_TSVREFE ((uint32_t)0x00800000) /*!<Temperature Sensor and VREFINT Enable */
1635
1636 /******************* Bit definition for ADC_CDR register ********************/
1637 #define ADC_CDR_DATA1 ((uint32_t)0x0000FFFF) /*!<1st data of a pair of regular conversions */
1638 #define ADC_CDR_DATA2 ((uint32_t)0xFFFF0000) /*!<2nd data of a pair of regular conversions */
1639
1640 /******************************************************************************/
1641 /* */
1642 /* Controller Area Network */
1643 /* */
1644 /******************************************************************************/
1645 /*!<CAN control and status registers */
1646 /******************* Bit definition for CAN_MCR register ********************/
1647 #define CAN_MCR_INRQ ((uint32_t)0x00000001) /*!<Initialization Request */
1648 #define CAN_MCR_SLEEP ((uint32_t)0x00000002) /*!<Sleep Mode Request */
1649 #define CAN_MCR_TXFP ((uint32_t)0x00000004) /*!<Transmit FIFO Priority */
1650 #define CAN_MCR_RFLM ((uint32_t)0x00000008) /*!<Receive FIFO Locked Mode */
1651 #define CAN_MCR_NART ((uint32_t)0x00000010) /*!<No Automatic Retransmission */
1652 #define CAN_MCR_AWUM ((uint32_t)0x00000020) /*!<Automatic Wakeup Mode */
1653 #define CAN_MCR_ABOM ((uint32_t)0x00000040) /*!<Automatic Bus-Off Management */
1654 #define CAN_MCR_TTCM ((uint32_t)0x00000080) /*!<Time Triggered Communication Mode */
1655 #define CAN_MCR_RESET ((uint32_t)0x00008000) /*!<bxCAN software master reset */
1656 #define CAN_MCR_DBF ((uint32_t)0x00010000) /*!<bxCAN Debug freeze */
1657 /******************* Bit definition for CAN_MSR register ********************/
1658 #define CAN_MSR_INAK ((uint32_t)0x0001) /*!<Initialization Acknowledge */
1659 #define CAN_MSR_SLAK ((uint32_t)0x0002) /*!<Sleep Acknowledge */
1660 #define CAN_MSR_ERRI ((uint32_t)0x0004) /*!<Error Interrupt */
1661 #define CAN_MSR_WKUI ((uint32_t)0x0008) /*!<Wakeup Interrupt */
1662 #define CAN_MSR_SLAKI ((uint32_t)0x0010) /*!<Sleep Acknowledge Interrupt */
1663 #define CAN_MSR_TXM ((uint32_t)0x0100) /*!<Transmit Mode */
1664 #define CAN_MSR_RXM ((uint32_t)0x0200) /*!<Receive Mode */
1665 #define CAN_MSR_SAMP ((uint32_t)0x0400) /*!<Last Sample Point */
1666 #define CAN_MSR_RX ((uint32_t)0x0800) /*!<CAN Rx Signal */
1667
1668 /******************* Bit definition for CAN_TSR register ********************/
1669 #define CAN_TSR_RQCP0 ((uint32_t)0x00000001) /*!<Request Completed Mailbox0 */
1670 #define CAN_TSR_TXOK0 ((uint32_t)0x00000002) /*!<Transmission OK of Mailbox0 */
1671 #define CAN_TSR_ALST0 ((uint32_t)0x00000004) /*!<Arbitration Lost for Mailbox0 */
1672 #define CAN_TSR_TERR0 ((uint32_t)0x00000008) /*!<Transmission Error of Mailbox0 */
1673 #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080) /*!<Abort Request for Mailbox0 */
1674 #define CAN_TSR_RQCP1 ((uint32_t)0x00000100) /*!<Request Completed Mailbox1 */
1675 #define CAN_TSR_TXOK1 ((uint32_t)0x00000200) /*!<Transmission OK of Mailbox1 */
1676 #define CAN_TSR_ALST1 ((uint32_t)0x00000400) /*!<Arbitration Lost for Mailbox1 */
1677 #define CAN_TSR_TERR1 ((uint32_t)0x00000800) /*!<Transmission Error of Mailbox1 */
1678 #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000) /*!<Abort Request for Mailbox 1 */
1679 #define CAN_TSR_RQCP2 ((uint32_t)0x00010000) /*!<Request Completed Mailbox2 */
1680 #define CAN_TSR_TXOK2 ((uint32_t)0x00020000) /*!<Transmission OK of Mailbox 2 */
1681 #define CAN_TSR_ALST2 ((uint32_t)0x00040000) /*!<Arbitration Lost for mailbox 2 */
1682 #define CAN_TSR_TERR2 ((uint32_t)0x00080000) /*!<Transmission Error of Mailbox 2 */
1683 #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000) /*!<Abort Request for Mailbox 2 */
1684 #define CAN_TSR_CODE ((uint32_t)0x03000000) /*!<Mailbox Code */
1685
1686 #define CAN_TSR_TME ((uint32_t)0x1C000000) /*!<TME[2:0] bits */
1687 #define CAN_TSR_TME0 ((uint32_t)0x04000000) /*!<Transmit Mailbox 0 Empty */
1688 #define CAN_TSR_TME1 ((uint32_t)0x08000000) /*!<Transmit Mailbox 1 Empty */
1689 #define CAN_TSR_TME2 ((uint32_t)0x10000000) /*!<Transmit Mailbox 2 Empty */
1690
1691 #define CAN_TSR_LOW ((uint32_t)0xE0000000) /*!<LOW[2:0] bits */
1692 #define CAN_TSR_LOW0 ((uint32_t)0x20000000) /*!<Lowest Priority Flag for Mailbox 0 */
1693 #define CAN_TSR_LOW1 ((uint32_t)0x40000000) /*!<Lowest Priority Flag for Mailbox 1 */
1694 #define CAN_TSR_LOW2 ((uint32_t)0x80000000) /*!<Lowest Priority Flag for Mailbox 2 */
1695
1696 /******************* Bit definition for CAN_RF0R register *******************/
1697 #define CAN_RF0R_FMP0 ((uint32_t)0x03) /*!<FIFO 0 Message Pending */
1698 #define CAN_RF0R_FULL0 ((uint32_t)0x08) /*!<FIFO 0 Full */
1699 #define CAN_RF0R_FOVR0 ((uint32_t)0x10) /*!<FIFO 0 Overrun */
1700 #define CAN_RF0R_RFOM0 ((uint32_t)0x20) /*!<Release FIFO 0 Output Mailbox */
1701
1702 /******************* Bit definition for CAN_RF1R register *******************/
1703 #define CAN_RF1R_FMP1 ((uint32_t)0x03) /*!<FIFO 1 Message Pending */
1704 #define CAN_RF1R_FULL1 ((uint32_t)0x08) /*!<FIFO 1 Full */
1705 #define CAN_RF1R_FOVR1 ((uint32_t)0x10) /*!<FIFO 1 Overrun */
1706 #define CAN_RF1R_RFOM1 ((uint32_t)0x20) /*!<Release FIFO 1 Output Mailbox */
1707
1708 /******************** Bit definition for CAN_IER register *******************/
1709 #define CAN_IER_TMEIE ((uint32_t)0x00000001) /*!<Transmit Mailbox Empty Interrupt Enable */
1710 #define CAN_IER_FMPIE0 ((uint32_t)0x00000002) /*!<FIFO Message Pending Interrupt Enable */
1711 #define CAN_IER_FFIE0 ((uint32_t)0x00000004) /*!<FIFO Full Interrupt Enable */
1712 #define CAN_IER_FOVIE0 ((uint32_t)0x00000008) /*!<FIFO Overrun Interrupt Enable */
1713 #define CAN_IER_FMPIE1 ((uint32_t)0x00000010) /*!<FIFO Message Pending Interrupt Enable */
1714 #define CAN_IER_FFIE1 ((uint32_t)0x00000020) /*!<FIFO Full Interrupt Enable */
1715 #define CAN_IER_FOVIE1 ((uint32_t)0x00000040) /*!<FIFO Overrun Interrupt Enable */
1716 #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error Warning Interrupt Enable */
1717 #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error Passive Interrupt Enable */
1718 #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-Off Interrupt Enable */
1719 #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last Error Code Interrupt Enable */
1720 #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error Interrupt Enable */
1721 #define CAN_IER_WKUIE ((uint32_t)0x00010000) /*!<Wakeup Interrupt Enable */
1722 #define CAN_IER_SLKIE ((uint32_t)0x00020000) /*!<Sleep Interrupt Enable */
1723 #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error warning interrupt enable */
1724 #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error passive interrupt enable */
1725 #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-off interrupt enable */
1726 #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last error code interrupt enable */
1727 #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error interrupt enable */
1728
1729
1730 /******************** Bit definition for CAN_ESR register *******************/
1731 #define CAN_ESR_EWGF ((uint32_t)0x00000001) /*!<Error Warning Flag */
1732 #define CAN_ESR_EPVF ((uint32_t)0x00000002) /*!<Error Passive Flag */
1733 #define CAN_ESR_BOFF ((uint32_t)0x00000004) /*!<Bus-Off Flag */
1734
1735 #define CAN_ESR_LEC ((uint32_t)0x00000070) /*!<LEC[2:0] bits (Last Error Code) */
1736 #define CAN_ESR_LEC_0 ((uint32_t)0x00000010) /*!<Bit 0 */
1737 #define CAN_ESR_LEC_1 ((uint32_t)0x00000020) /*!<Bit 1 */
1738 #define CAN_ESR_LEC_2 ((uint32_t)0x00000040) /*!<Bit 2 */
1739
1740 #define CAN_ESR_TEC ((uint32_t)0x00FF0000) /*!<Least significant byte of the 9-bit Transmit Error Counter */
1741 #define CAN_ESR_REC ((uint32_t)0xFF000000) /*!<Receive Error Counter */
1742
1743 /******************* Bit definition for CAN_BTR register ********************/
1744 #define CAN_BTR_BRP ((uint32_t)0x000003FF) /*!<Baud Rate Prescaler */
1745 #define CAN_BTR_TS1 ((uint32_t)0x000F0000) /*!<Time Segment 1 */
1746 #define CAN_BTR_TS1_0 ((uint32_t)0x00010000) /*!<Bit 0 */
1747 #define CAN_BTR_TS1_1 ((uint32_t)0x00020000) /*!<Bit 1 */
1748 #define CAN_BTR_TS1_2 ((uint32_t)0x00040000) /*!<Bit 2 */
1749 #define CAN_BTR_TS1_3 ((uint32_t)0x00080000) /*!<Bit 3 */
1750 #define CAN_BTR_TS2 ((uint32_t)0x00700000) /*!<Time Segment 2 */
1751 #define CAN_BTR_TS2_0 ((uint32_t)0x00100000) /*!<Bit 0 */
1752 #define CAN_BTR_TS2_1 ((uint32_t)0x00200000) /*!<Bit 1 */
1753 #define CAN_BTR_TS2_2 ((uint32_t)0x00400000) /*!<Bit 2 */
1754 #define CAN_BTR_SJW ((uint32_t)0x03000000) /*!<Resynchronization Jump Width */
1755 #define CAN_BTR_SJW_0 ((uint32_t)0x01000000) /*!<Bit 0 */
1756 #define CAN_BTR_SJW_1 ((uint32_t)0x02000000) /*!<Bit 1 */
1757 #define CAN_BTR_LBKM ((uint32_t)0x40000000) /*!<Loop Back Mode (Debug) */
1758 #define CAN_BTR_SILM ((uint32_t)0x80000000) /*!<Silent Mode */
1759
1760
1761 /*!<Mailbox registers */
1762 /****************** Bit definition for CAN_TI0R register ********************/
1763 #define CAN_TI0R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
1764 #define CAN_TI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1765 #define CAN_TI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1766 #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
1767 #define CAN_TI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1768
1769 /****************** Bit definition for CAN_TDT0R register *******************/
1770 #define CAN_TDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1771 #define CAN_TDT0R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
1772 #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1773
1774 /****************** Bit definition for CAN_TDL0R register *******************/
1775 #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1776 #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1777 #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1778 #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1779
1780 /****************** Bit definition for CAN_TDH0R register *******************/
1781 #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1782 #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1783 #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1784 #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1785
1786 /******************* Bit definition for CAN_TI1R register *******************/
1787 #define CAN_TI1R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
1788 #define CAN_TI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1789 #define CAN_TI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1790 #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
1791 #define CAN_TI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1792
1793 /******************* Bit definition for CAN_TDT1R register ******************/
1794 #define CAN_TDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1795 #define CAN_TDT1R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
1796 #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1797
1798 /******************* Bit definition for CAN_TDL1R register ******************/
1799 #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1800 #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1801 #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1802 #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1803
1804 /******************* Bit definition for CAN_TDH1R register ******************/
1805 #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1806 #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1807 #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1808 #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1809
1810 /******************* Bit definition for CAN_TI2R register *******************/
1811 #define CAN_TI2R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
1812 #define CAN_TI2R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1813 #define CAN_TI2R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1814 #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
1815 #define CAN_TI2R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1816
1817 /******************* Bit definition for CAN_TDT2R register ******************/
1818 #define CAN_TDT2R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1819 #define CAN_TDT2R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
1820 #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1821
1822 /******************* Bit definition for CAN_TDL2R register ******************/
1823 #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1824 #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1825 #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1826 #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1827
1828 /******************* Bit definition for CAN_TDH2R register ******************/
1829 #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1830 #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1831 #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1832 #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1833
1834 /******************* Bit definition for CAN_RI0R register *******************/
1835 #define CAN_RI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1836 #define CAN_RI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1837 #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
1838 #define CAN_RI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1839
1840 /******************* Bit definition for CAN_RDT0R register ******************/
1841 #define CAN_RDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1842 #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
1843 #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1844
1845 /******************* Bit definition for CAN_RDL0R register ******************/
1846 #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1847 #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1848 #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1849 #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1850
1851 /******************* Bit definition for CAN_RDH0R register ******************/
1852 #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1853 #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1854 #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1855 #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1856
1857 /******************* Bit definition for CAN_RI1R register *******************/
1858 #define CAN_RI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
1859 #define CAN_RI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
1860 #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
1861 #define CAN_RI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
1862
1863 /******************* Bit definition for CAN_RDT1R register ******************/
1864 #define CAN_RDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
1865 #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
1866 #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
1867
1868 /******************* Bit definition for CAN_RDL1R register ******************/
1869 #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
1870 #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
1871 #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
1872 #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
1873
1874 /******************* Bit definition for CAN_RDH1R register ******************/
1875 #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
1876 #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
1877 #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
1878 #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
1879
1880 /*!<CAN filter registers */
1881 /******************* Bit definition for CAN_FMR register ********************/
1882 #define CAN_FMR_FINIT ((uint32_t)0x01) /*!<Filter Init Mode */
1883 #define CAN_FMR_CAN2SB ((uint32_t)0x00003F00) /*!<CAN2 start bank */
1884
1885 /******************* Bit definition for CAN_FM1R register *******************/
1886 #define CAN_FM1R_FBM ((uint32_t)0x0FFFFFFF) /*!<Filter Mode */
1887 #define CAN_FM1R_FBM0 ((uint32_t)0x00000001) /*!<Filter Init Mode bit 0 */
1888 #define CAN_FM1R_FBM1 ((uint32_t)0x00000002) /*!<Filter Init Mode bit 1 */
1889 #define CAN_FM1R_FBM2 ((uint32_t)0x00000004) /*!<Filter Init Mode bit 2 */
1890 #define CAN_FM1R_FBM3 ((uint32_t)0x00000008) /*!<Filter Init Mode bit 3 */
1891 #define CAN_FM1R_FBM4 ((uint32_t)0x00000010) /*!<Filter Init Mode bit 4 */
1892 #define CAN_FM1R_FBM5 ((uint32_t)0x00000020) /*!<Filter Init Mode bit 5 */
1893 #define CAN_FM1R_FBM6 ((uint32_t)0x00000040) /*!<Filter Init Mode bit 6 */
1894 #define CAN_FM1R_FBM7 ((uint32_t)0x00000080) /*!<Filter Init Mode bit 7 */
1895 #define CAN_FM1R_FBM8 ((uint32_t)0x00000100) /*!<Filter Init Mode bit 8 */
1896 #define CAN_FM1R_FBM9 ((uint32_t)0x00000200) /*!<Filter Init Mode bit 9 */
1897 #define CAN_FM1R_FBM10 ((uint32_t)0x00000400) /*!<Filter Init Mode bit 10 */
1898 #define CAN_FM1R_FBM11 ((uint32_t)0x00000800) /*!<Filter Init Mode bit 11 */
1899 #define CAN_FM1R_FBM12 ((uint32_t)0x00001000) /*!<Filter Init Mode bit 12 */
1900 #define CAN_FM1R_FBM13 ((uint32_t)0x00002000) /*!<Filter Init Mode bit 13 */
1901 #define CAN_FM1R_FBM14 ((uint32_t)0x00004000) /*!<Filter Init Mode bit 14 */
1902 #define CAN_FM1R_FBM15 ((uint32_t)0x00008000) /*!<Filter Init Mode bit 15 */
1903 #define CAN_FM1R_FBM16 ((uint32_t)0x00010000) /*!<Filter Init Mode bit 16 */
1904 #define CAN_FM1R_FBM17 ((uint32_t)0x00020000) /*!<Filter Init Mode bit 17 */
1905 #define CAN_FM1R_FBM18 ((uint32_t)0x00040000) /*!<Filter Init Mode bit 18 */
1906 #define CAN_FM1R_FBM19 ((uint32_t)0x00080000) /*!<Filter Init Mode bit 19 */
1907 #define CAN_FM1R_FBM20 ((uint32_t)0x00100000) /*!<Filter Init Mode bit 20 */
1908 #define CAN_FM1R_FBM21 ((uint32_t)0x00200000) /*!<Filter Init Mode bit 21 */
1909 #define CAN_FM1R_FBM22 ((uint32_t)0x00400000) /*!<Filter Init Mode bit 22 */
1910 #define CAN_FM1R_FBM23 ((uint32_t)0x00800000) /*!<Filter Init Mode bit 23 */
1911 #define CAN_FM1R_FBM24 ((uint32_t)0x01000000) /*!<Filter Init Mode bit 24 */
1912 #define CAN_FM1R_FBM25 ((uint32_t)0x02000000) /*!<Filter Init Mode bit 25 */
1913 #define CAN_FM1R_FBM26 ((uint32_t)0x04000000) /*!<Filter Init Mode bit 26 */
1914 #define CAN_FM1R_FBM27 ((uint32_t)0x08000000) /*!<Filter Init Mode bit 27 */
1915
1916 /******************* Bit definition for CAN_FS1R register *******************/
1917 #define CAN_FS1R_FSC ((uint32_t)0x0FFFFFFF) /*!<Filter Scale Configuration */
1918 #define CAN_FS1R_FSC0 ((uint32_t)0x00000001) /*!<Filter Scale Configuration bit 0 */
1919 #define CAN_FS1R_FSC1 ((uint32_t)0x00000002) /*!<Filter Scale Configuration bit 1 */
1920 #define CAN_FS1R_FSC2 ((uint32_t)0x00000004) /*!<Filter Scale Configuration bit 2 */
1921 #define CAN_FS1R_FSC3 ((uint32_t)0x00000008) /*!<Filter Scale Configuration bit 3 */
1922 #define CAN_FS1R_FSC4 ((uint32_t)0x00000010) /*!<Filter Scale Configuration bit 4 */
1923 #define CAN_FS1R_FSC5 ((uint32_t)0x00000020) /*!<Filter Scale Configuration bit 5 */
1924 #define CAN_FS1R_FSC6 ((uint32_t)0x00000040) /*!<Filter Scale Configuration bit 6 */
1925 #define CAN_FS1R_FSC7 ((uint32_t)0x00000080) /*!<Filter Scale Configuration bit 7 */
1926 #define CAN_FS1R_FSC8 ((uint32_t)0x00000100) /*!<Filter Scale Configuration bit 8 */
1927 #define CAN_FS1R_FSC9 ((uint32_t)0x00000200) /*!<Filter Scale Configuration bit 9 */
1928 #define CAN_FS1R_FSC10 ((uint32_t)0x00000400) /*!<Filter Scale Configuration bit 10 */
1929 #define CAN_FS1R_FSC11 ((uint32_t)0x00000800) /*!<Filter Scale Configuration bit 11 */
1930 #define CAN_FS1R_FSC12 ((uint32_t)0x00001000) /*!<Filter Scale Configuration bit 12 */
1931 #define CAN_FS1R_FSC13 ((uint32_t)0x00002000) /*!<Filter Scale Configuration bit 13 */
1932 #define CAN_FS1R_FSC14 ((uint32_t)0x00004000) /*!<Filter Scale Configuration bit 14 */
1933 #define CAN_FS1R_FSC15 ((uint32_t)0x00008000) /*!<Filter Scale Configuration bit 15 */
1934 #define CAN_FS1R_FSC16 ((uint32_t)0x00010000) /*!<Filter Scale Configuration bit 16 */
1935 #define CAN_FS1R_FSC17 ((uint32_t)0x00020000) /*!<Filter Scale Configuration bit 17 */
1936 #define CAN_FS1R_FSC18 ((uint32_t)0x00040000) /*!<Filter Scale Configuration bit 18 */
1937 #define CAN_FS1R_FSC19 ((uint32_t)0x00080000) /*!<Filter Scale Configuration bit 19 */
1938 #define CAN_FS1R_FSC20 ((uint32_t)0x00100000) /*!<Filter Scale Configuration bit 20 */
1939 #define CAN_FS1R_FSC21 ((uint32_t)0x00200000) /*!<Filter Scale Configuration bit 21 */
1940 #define CAN_FS1R_FSC22 ((uint32_t)0x00400000) /*!<Filter Scale Configuration bit 22 */
1941 #define CAN_FS1R_FSC23 ((uint32_t)0x00800000) /*!<Filter Scale Configuration bit 23 */
1942 #define CAN_FS1R_FSC24 ((uint32_t)0x01000000) /*!<Filter Scale Configuration bit 24 */
1943 #define CAN_FS1R_FSC25 ((uint32_t)0x02000000) /*!<Filter Scale Configuration bit 25 */
1944 #define CAN_FS1R_FSC26 ((uint32_t)0x04000000) /*!<Filter Scale Configuration bit 26 */
1945 #define CAN_FS1R_FSC27 ((uint32_t)0x08000000) /*!<Filter Scale Configuration bit 27 */
1946
1947 /****************** Bit definition for CAN_FFA1R register *******************/
1948 #define CAN_FFA1R_FFA ((uint32_t)0x0FFFFFFF) /*!<Filter FIFO Assignment */
1949 #define CAN_FFA1R_FFA0 ((uint32_t)0x00000001) /*!<Filter FIFO Assignment bit 0 */
1950 #define CAN_FFA1R_FFA1 ((uint32_t)0x00000002) /*!<Filter FIFO Assignment bit 1 */
1951 #define CAN_FFA1R_FFA2 ((uint32_t)0x00000004) /*!<Filter FIFO Assignment bit 2 */
1952 #define CAN_FFA1R_FFA3 ((uint32_t)0x00000008) /*!<Filter FIFO Assignment bit 3 */
1953 #define CAN_FFA1R_FFA4 ((uint32_t)0x00000010) /*!<Filter FIFO Assignment bit 4 */
1954 #define CAN_FFA1R_FFA5 ((uint32_t)0x00000020) /*!<Filter FIFO Assignment bit 5 */
1955 #define CAN_FFA1R_FFA6 ((uint32_t)0x00000040) /*!<Filter FIFO Assignment bit 6 */
1956 #define CAN_FFA1R_FFA7 ((uint32_t)0x00000080) /*!<Filter FIFO Assignment bit 7 */
1957 #define CAN_FFA1R_FFA8 ((uint32_t)0x00000100) /*!<Filter FIFO Assignment bit 8 */
1958 #define CAN_FFA1R_FFA9 ((uint32_t)0x00000200) /*!<Filter FIFO Assignment bit 9 */
1959 #define CAN_FFA1R_FFA10 ((uint32_t)0x00000400) /*!<Filter FIFO Assignment bit 10 */
1960 #define CAN_FFA1R_FFA11 ((uint32_t)0x00000800) /*!<Filter FIFO Assignment bit 11 */
1961 #define CAN_FFA1R_FFA12 ((uint32_t)0x00001000) /*!<Filter FIFO Assignment bit 12 */
1962 #define CAN_FFA1R_FFA13 ((uint32_t)0x00002000) /*!<Filter FIFO Assignment bit 13 */
1963 #define CAN_FFA1R_FFA14 ((uint32_t)0x00004000) /*!<Filter FIFO Assignment bit 14 */
1964 #define CAN_FFA1R_FFA15 ((uint32_t)0x00008000) /*!<Filter FIFO Assignment bit 15 */
1965 #define CAN_FFA1R_FFA16 ((uint32_t)0x00010000) /*!<Filter FIFO Assignment bit 16 */
1966 #define CAN_FFA1R_FFA17 ((uint32_t)0x00020000) /*!<Filter FIFO Assignment bit 17 */
1967 #define CAN_FFA1R_FFA18 ((uint32_t)0x00040000) /*!<Filter FIFO Assignment bit 18 */
1968 #define CAN_FFA1R_FFA19 ((uint32_t)0x00080000) /*!<Filter FIFO Assignment bit 19 */
1969 #define CAN_FFA1R_FFA20 ((uint32_t)0x00100000) /*!<Filter FIFO Assignment bit 20 */
1970 #define CAN_FFA1R_FFA21 ((uint32_t)0x00200000) /*!<Filter FIFO Assignment bit 21 */
1971 #define CAN_FFA1R_FFA22 ((uint32_t)0x00400000) /*!<Filter FIFO Assignment bit 22 */
1972 #define CAN_FFA1R_FFA23 ((uint32_t)0x00800000) /*!<Filter FIFO Assignment bit 23 */
1973 #define CAN_FFA1R_FFA24 ((uint32_t)0x01000000) /*!<Filter FIFO Assignment bit 24 */
1974 #define CAN_FFA1R_FFA25 ((uint32_t)0x02000000) /*!<Filter FIFO Assignment bit 25 */
1975 #define CAN_FFA1R_FFA26 ((uint32_t)0x04000000) /*!<Filter FIFO Assignment bit 26 */
1976 #define CAN_FFA1R_FFA27 ((uint32_t)0x08000000) /*!<Filter FIFO Assignment bit 27 */
1977
1978 /******************* Bit definition for CAN_FA1R register *******************/
1979 #define CAN_FA1R_FACT ((uint32_t)0x0FFFFFFF) /*!<Filter Active */
1980 #define CAN_FA1R_FACT0 ((uint32_t)0x00000001) /*!<Filter Active bit 0 */
1981 #define CAN_FA1R_FACT1 ((uint32_t)0x00000002) /*!<Filter Active bit 1 */
1982 #define CAN_FA1R_FACT2 ((uint32_t)0x00000004) /*!<Filter Active bit 2 */
1983 #define CAN_FA1R_FACT3 ((uint32_t)0x00000008) /*!<Filter Active bit 3 */
1984 #define CAN_FA1R_FACT4 ((uint32_t)0x00000010) /*!<Filter Active bit 4 */
1985 #define CAN_FA1R_FACT5 ((uint32_t)0x00000020) /*!<Filter Active bit 5 */
1986 #define CAN_FA1R_FACT6 ((uint32_t)0x00000040) /*!<Filter Active bit 6 */
1987 #define CAN_FA1R_FACT7 ((uint32_t)0x00000080) /*!<Filter Active bit 7 */
1988 #define CAN_FA1R_FACT8 ((uint32_t)0x00000100) /*!<Filter Active bit 8 */
1989 #define CAN_FA1R_FACT9 ((uint32_t)0x00000200) /*!<Filter Active bit 9 */
1990 #define CAN_FA1R_FACT10 ((uint32_t)0x00000400) /*!<Filter Active bit 10 */
1991 #define CAN_FA1R_FACT11 ((uint32_t)0x00000800) /*!<Filter Active bit 11 */
1992 #define CAN_FA1R_FACT12 ((uint32_t)0x00001000) /*!<Filter Active bit 12 */
1993 #define CAN_FA1R_FACT13 ((uint32_t)0x00002000) /*!<Filter Active bit 13 */
1994 #define CAN_FA1R_FACT14 ((uint32_t)0x00004000) /*!<Filter Active bit 14 */
1995 #define CAN_FA1R_FACT15 ((uint32_t)0x00008000) /*!<Filter Active bit 15 */
1996 #define CAN_FA1R_FACT16 ((uint32_t)0x00010000) /*!<Filter Active bit 16 */
1997 #define CAN_FA1R_FACT17 ((uint32_t)0x00020000) /*!<Filter Active bit 17 */
1998 #define CAN_FA1R_FACT18 ((uint32_t)0x00040000) /*!<Filter Active bit 18 */
1999 #define CAN_FA1R_FACT19 ((uint32_t)0x00080000) /*!<Filter Active bit 19 */
2000 #define CAN_FA1R_FACT20 ((uint32_t)0x00100000) /*!<Filter Active bit 20 */
2001 #define CAN_FA1R_FACT21 ((uint32_t)0x00200000) /*!<Filter Active bit 21 */
2002 #define CAN_FA1R_FACT22 ((uint32_t)0x00400000) /*!<Filter Active bit 22 */
2003 #define CAN_FA1R_FACT23 ((uint32_t)0x00800000) /*!<Filter Active bit 23 */
2004 #define CAN_FA1R_FACT24 ((uint32_t)0x01000000) /*!<Filter Active bit 24 */
2005 #define CAN_FA1R_FACT25 ((uint32_t)0x02000000) /*!<Filter Active bit 25 */
2006 #define CAN_FA1R_FACT26 ((uint32_t)0x04000000) /*!<Filter Active bit 26 */
2007 #define CAN_FA1R_FACT27 ((uint32_t)0x08000000) /*!<Filter Active bit 27 */
2008
2009 /******************* Bit definition for CAN_F0R1 register *******************/
2010 #define CAN_F0R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2011 #define CAN_F0R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2012 #define CAN_F0R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2013 #define CAN_F0R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2014 #define CAN_F0R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2015 #define CAN_F0R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2016 #define CAN_F0R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2017 #define CAN_F0R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2018 #define CAN_F0R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2019 #define CAN_F0R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2020 #define CAN_F0R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2021 #define CAN_F0R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2022 #define CAN_F0R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2023 #define CAN_F0R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2024 #define CAN_F0R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2025 #define CAN_F0R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2026 #define CAN_F0R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2027 #define CAN_F0R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2028 #define CAN_F0R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2029 #define CAN_F0R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2030 #define CAN_F0R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2031 #define CAN_F0R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2032 #define CAN_F0R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2033 #define CAN_F0R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2034 #define CAN_F0R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2035 #define CAN_F0R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2036 #define CAN_F0R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2037 #define CAN_F0R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2038 #define CAN_F0R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2039 #define CAN_F0R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2040 #define CAN_F0R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2041 #define CAN_F0R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2042
2043 /******************* Bit definition for CAN_F1R1 register *******************/
2044 #define CAN_F1R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2045 #define CAN_F1R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2046 #define CAN_F1R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2047 #define CAN_F1R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2048 #define CAN_F1R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2049 #define CAN_F1R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2050 #define CAN_F1R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2051 #define CAN_F1R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2052 #define CAN_F1R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2053 #define CAN_F1R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2054 #define CAN_F1R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2055 #define CAN_F1R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2056 #define CAN_F1R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2057 #define CAN_F1R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2058 #define CAN_F1R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2059 #define CAN_F1R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2060 #define CAN_F1R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2061 #define CAN_F1R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2062 #define CAN_F1R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2063 #define CAN_F1R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2064 #define CAN_F1R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2065 #define CAN_F1R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2066 #define CAN_F1R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2067 #define CAN_F1R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2068 #define CAN_F1R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2069 #define CAN_F1R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2070 #define CAN_F1R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2071 #define CAN_F1R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2072 #define CAN_F1R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2073 #define CAN_F1R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2074 #define CAN_F1R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2075 #define CAN_F1R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2076
2077 /******************* Bit definition for CAN_F2R1 register *******************/
2078 #define CAN_F2R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2079 #define CAN_F2R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2080 #define CAN_F2R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2081 #define CAN_F2R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2082 #define CAN_F2R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2083 #define CAN_F2R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2084 #define CAN_F2R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2085 #define CAN_F2R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2086 #define CAN_F2R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2087 #define CAN_F2R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2088 #define CAN_F2R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2089 #define CAN_F2R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2090 #define CAN_F2R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2091 #define CAN_F2R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2092 #define CAN_F2R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2093 #define CAN_F2R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2094 #define CAN_F2R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2095 #define CAN_F2R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2096 #define CAN_F2R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2097 #define CAN_F2R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2098 #define CAN_F2R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2099 #define CAN_F2R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2100 #define CAN_F2R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2101 #define CAN_F2R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2102 #define CAN_F2R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2103 #define CAN_F2R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2104 #define CAN_F2R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2105 #define CAN_F2R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2106 #define CAN_F2R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2107 #define CAN_F2R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2108 #define CAN_F2R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2109 #define CAN_F2R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2110
2111 /******************* Bit definition for CAN_F3R1 register *******************/
2112 #define CAN_F3R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2113 #define CAN_F3R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2114 #define CAN_F3R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2115 #define CAN_F3R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2116 #define CAN_F3R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2117 #define CAN_F3R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2118 #define CAN_F3R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2119 #define CAN_F3R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2120 #define CAN_F3R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2121 #define CAN_F3R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2122 #define CAN_F3R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2123 #define CAN_F3R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2124 #define CAN_F3R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2125 #define CAN_F3R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2126 #define CAN_F3R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2127 #define CAN_F3R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2128 #define CAN_F3R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2129 #define CAN_F3R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2130 #define CAN_F3R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2131 #define CAN_F3R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2132 #define CAN_F3R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2133 #define CAN_F3R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2134 #define CAN_F3R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2135 #define CAN_F3R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2136 #define CAN_F3R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2137 #define CAN_F3R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2138 #define CAN_F3R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2139 #define CAN_F3R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2140 #define CAN_F3R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2141 #define CAN_F3R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2142 #define CAN_F3R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2143 #define CAN_F3R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2144
2145 /******************* Bit definition for CAN_F4R1 register *******************/
2146 #define CAN_F4R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2147 #define CAN_F4R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2148 #define CAN_F4R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2149 #define CAN_F4R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2150 #define CAN_F4R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2151 #define CAN_F4R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2152 #define CAN_F4R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2153 #define CAN_F4R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2154 #define CAN_F4R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2155 #define CAN_F4R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2156 #define CAN_F4R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2157 #define CAN_F4R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2158 #define CAN_F4R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2159 #define CAN_F4R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2160 #define CAN_F4R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2161 #define CAN_F4R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2162 #define CAN_F4R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2163 #define CAN_F4R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2164 #define CAN_F4R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2165 #define CAN_F4R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2166 #define CAN_F4R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2167 #define CAN_F4R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2168 #define CAN_F4R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2169 #define CAN_F4R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2170 #define CAN_F4R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2171 #define CAN_F4R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2172 #define CAN_F4R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2173 #define CAN_F4R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2174 #define CAN_F4R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2175 #define CAN_F4R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2176 #define CAN_F4R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2177 #define CAN_F4R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2178
2179 /******************* Bit definition for CAN_F5R1 register *******************/
2180 #define CAN_F5R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2181 #define CAN_F5R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2182 #define CAN_F5R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2183 #define CAN_F5R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2184 #define CAN_F5R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2185 #define CAN_F5R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2186 #define CAN_F5R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2187 #define CAN_F5R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2188 #define CAN_F5R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2189 #define CAN_F5R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2190 #define CAN_F5R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2191 #define CAN_F5R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2192 #define CAN_F5R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2193 #define CAN_F5R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2194 #define CAN_F5R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2195 #define CAN_F5R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2196 #define CAN_F5R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2197 #define CAN_F5R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2198 #define CAN_F5R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2199 #define CAN_F5R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2200 #define CAN_F5R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2201 #define CAN_F5R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2202 #define CAN_F5R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2203 #define CAN_F5R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2204 #define CAN_F5R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2205 #define CAN_F5R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2206 #define CAN_F5R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2207 #define CAN_F5R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2208 #define CAN_F5R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2209 #define CAN_F5R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2210 #define CAN_F5R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2211 #define CAN_F5R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2212
2213 /******************* Bit definition for CAN_F6R1 register *******************/
2214 #define CAN_F6R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2215 #define CAN_F6R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2216 #define CAN_F6R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2217 #define CAN_F6R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2218 #define CAN_F6R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2219 #define CAN_F6R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2220 #define CAN_F6R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2221 #define CAN_F6R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2222 #define CAN_F6R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2223 #define CAN_F6R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2224 #define CAN_F6R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2225 #define CAN_F6R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2226 #define CAN_F6R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2227 #define CAN_F6R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2228 #define CAN_F6R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2229 #define CAN_F6R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2230 #define CAN_F6R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2231 #define CAN_F6R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2232 #define CAN_F6R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2233 #define CAN_F6R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2234 #define CAN_F6R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2235 #define CAN_F6R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2236 #define CAN_F6R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2237 #define CAN_F6R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2238 #define CAN_F6R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2239 #define CAN_F6R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2240 #define CAN_F6R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2241 #define CAN_F6R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2242 #define CAN_F6R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2243 #define CAN_F6R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2244 #define CAN_F6R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2245 #define CAN_F6R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2246
2247 /******************* Bit definition for CAN_F7R1 register *******************/
2248 #define CAN_F7R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2249 #define CAN_F7R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2250 #define CAN_F7R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2251 #define CAN_F7R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2252 #define CAN_F7R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2253 #define CAN_F7R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2254 #define CAN_F7R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2255 #define CAN_F7R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2256 #define CAN_F7R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2257 #define CAN_F7R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2258 #define CAN_F7R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2259 #define CAN_F7R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2260 #define CAN_F7R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2261 #define CAN_F7R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2262 #define CAN_F7R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2263 #define CAN_F7R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2264 #define CAN_F7R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2265 #define CAN_F7R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2266 #define CAN_F7R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2267 #define CAN_F7R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2268 #define CAN_F7R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2269 #define CAN_F7R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2270 #define CAN_F7R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2271 #define CAN_F7R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2272 #define CAN_F7R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2273 #define CAN_F7R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2274 #define CAN_F7R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2275 #define CAN_F7R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2276 #define CAN_F7R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2277 #define CAN_F7R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2278 #define CAN_F7R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2279 #define CAN_F7R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2280
2281 /******************* Bit definition for CAN_F8R1 register *******************/
2282 #define CAN_F8R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2283 #define CAN_F8R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2284 #define CAN_F8R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2285 #define CAN_F8R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2286 #define CAN_F8R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2287 #define CAN_F8R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2288 #define CAN_F8R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2289 #define CAN_F8R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2290 #define CAN_F8R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2291 #define CAN_F8R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2292 #define CAN_F8R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2293 #define CAN_F8R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2294 #define CAN_F8R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2295 #define CAN_F8R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2296 #define CAN_F8R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2297 #define CAN_F8R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2298 #define CAN_F8R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2299 #define CAN_F8R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2300 #define CAN_F8R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2301 #define CAN_F8R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2302 #define CAN_F8R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2303 #define CAN_F8R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2304 #define CAN_F8R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2305 #define CAN_F8R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2306 #define CAN_F8R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2307 #define CAN_F8R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2308 #define CAN_F8R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2309 #define CAN_F8R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2310 #define CAN_F8R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2311 #define CAN_F8R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2312 #define CAN_F8R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2313 #define CAN_F8R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2314
2315 /******************* Bit definition for CAN_F9R1 register *******************/
2316 #define CAN_F9R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2317 #define CAN_F9R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2318 #define CAN_F9R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2319 #define CAN_F9R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2320 #define CAN_F9R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2321 #define CAN_F9R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2322 #define CAN_F9R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2323 #define CAN_F9R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2324 #define CAN_F9R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2325 #define CAN_F9R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2326 #define CAN_F9R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2327 #define CAN_F9R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2328 #define CAN_F9R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2329 #define CAN_F9R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2330 #define CAN_F9R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2331 #define CAN_F9R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2332 #define CAN_F9R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2333 #define CAN_F9R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2334 #define CAN_F9R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2335 #define CAN_F9R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2336 #define CAN_F9R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2337 #define CAN_F9R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2338 #define CAN_F9R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2339 #define CAN_F9R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2340 #define CAN_F9R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2341 #define CAN_F9R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2342 #define CAN_F9R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2343 #define CAN_F9R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2344 #define CAN_F9R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2345 #define CAN_F9R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2346 #define CAN_F9R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2347 #define CAN_F9R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2348
2349 /******************* Bit definition for CAN_F10R1 register ******************/
2350 #define CAN_F10R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2351 #define CAN_F10R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2352 #define CAN_F10R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2353 #define CAN_F10R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2354 #define CAN_F10R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2355 #define CAN_F10R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2356 #define CAN_F10R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2357 #define CAN_F10R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2358 #define CAN_F10R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2359 #define CAN_F10R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2360 #define CAN_F10R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2361 #define CAN_F10R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2362 #define CAN_F10R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2363 #define CAN_F10R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2364 #define CAN_F10R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2365 #define CAN_F10R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2366 #define CAN_F10R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2367 #define CAN_F10R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2368 #define CAN_F10R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2369 #define CAN_F10R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2370 #define CAN_F10R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2371 #define CAN_F10R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2372 #define CAN_F10R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2373 #define CAN_F10R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2374 #define CAN_F10R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2375 #define CAN_F10R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2376 #define CAN_F10R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2377 #define CAN_F10R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2378 #define CAN_F10R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2379 #define CAN_F10R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2380 #define CAN_F10R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2381 #define CAN_F10R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2382
2383 /******************* Bit definition for CAN_F11R1 register ******************/
2384 #define CAN_F11R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2385 #define CAN_F11R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2386 #define CAN_F11R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2387 #define CAN_F11R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2388 #define CAN_F11R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2389 #define CAN_F11R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2390 #define CAN_F11R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2391 #define CAN_F11R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2392 #define CAN_F11R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2393 #define CAN_F11R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2394 #define CAN_F11R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2395 #define CAN_F11R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2396 #define CAN_F11R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2397 #define CAN_F11R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2398 #define CAN_F11R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2399 #define CAN_F11R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2400 #define CAN_F11R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2401 #define CAN_F11R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2402 #define CAN_F11R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2403 #define CAN_F11R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2404 #define CAN_F11R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2405 #define CAN_F11R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2406 #define CAN_F11R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2407 #define CAN_F11R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2408 #define CAN_F11R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2409 #define CAN_F11R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2410 #define CAN_F11R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2411 #define CAN_F11R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2412 #define CAN_F11R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2413 #define CAN_F11R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2414 #define CAN_F11R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2415 #define CAN_F11R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2416
2417 /******************* Bit definition for CAN_F12R1 register ******************/
2418 #define CAN_F12R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2419 #define CAN_F12R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2420 #define CAN_F12R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2421 #define CAN_F12R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2422 #define CAN_F12R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2423 #define CAN_F12R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2424 #define CAN_F12R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2425 #define CAN_F12R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2426 #define CAN_F12R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2427 #define CAN_F12R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2428 #define CAN_F12R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2429 #define CAN_F12R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2430 #define CAN_F12R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2431 #define CAN_F12R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2432 #define CAN_F12R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2433 #define CAN_F12R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2434 #define CAN_F12R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2435 #define CAN_F12R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2436 #define CAN_F12R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2437 #define CAN_F12R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2438 #define CAN_F12R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2439 #define CAN_F12R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2440 #define CAN_F12R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2441 #define CAN_F12R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2442 #define CAN_F12R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2443 #define CAN_F12R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2444 #define CAN_F12R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2445 #define CAN_F12R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2446 #define CAN_F12R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2447 #define CAN_F12R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2448 #define CAN_F12R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2449 #define CAN_F12R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2450
2451 /******************* Bit definition for CAN_F13R1 register ******************/
2452 #define CAN_F13R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2453 #define CAN_F13R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2454 #define CAN_F13R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2455 #define CAN_F13R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2456 #define CAN_F13R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2457 #define CAN_F13R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2458 #define CAN_F13R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2459 #define CAN_F13R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2460 #define CAN_F13R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2461 #define CAN_F13R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2462 #define CAN_F13R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2463 #define CAN_F13R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2464 #define CAN_F13R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2465 #define CAN_F13R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2466 #define CAN_F13R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2467 #define CAN_F13R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2468 #define CAN_F13R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2469 #define CAN_F13R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2470 #define CAN_F13R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2471 #define CAN_F13R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2472 #define CAN_F13R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2473 #define CAN_F13R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2474 #define CAN_F13R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2475 #define CAN_F13R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2476 #define CAN_F13R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2477 #define CAN_F13R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2478 #define CAN_F13R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2479 #define CAN_F13R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2480 #define CAN_F13R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2481 #define CAN_F13R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2482 #define CAN_F13R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2483 #define CAN_F13R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2484
2485 /******************* Bit definition for CAN_F0R2 register *******************/
2486 #define CAN_F0R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2487 #define CAN_F0R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2488 #define CAN_F0R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2489 #define CAN_F0R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2490 #define CAN_F0R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2491 #define CAN_F0R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2492 #define CAN_F0R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2493 #define CAN_F0R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2494 #define CAN_F0R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2495 #define CAN_F0R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2496 #define CAN_F0R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2497 #define CAN_F0R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2498 #define CAN_F0R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2499 #define CAN_F0R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2500 #define CAN_F0R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2501 #define CAN_F0R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2502 #define CAN_F0R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2503 #define CAN_F0R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2504 #define CAN_F0R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2505 #define CAN_F0R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2506 #define CAN_F0R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2507 #define CAN_F0R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2508 #define CAN_F0R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2509 #define CAN_F0R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2510 #define CAN_F0R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2511 #define CAN_F0R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2512 #define CAN_F0R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2513 #define CAN_F0R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2514 #define CAN_F0R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2515 #define CAN_F0R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2516 #define CAN_F0R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2517 #define CAN_F0R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2518
2519 /******************* Bit definition for CAN_F1R2 register *******************/
2520 #define CAN_F1R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2521 #define CAN_F1R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2522 #define CAN_F1R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2523 #define CAN_F1R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2524 #define CAN_F1R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2525 #define CAN_F1R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2526 #define CAN_F1R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2527 #define CAN_F1R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2528 #define CAN_F1R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2529 #define CAN_F1R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2530 #define CAN_F1R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2531 #define CAN_F1R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2532 #define CAN_F1R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2533 #define CAN_F1R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2534 #define CAN_F1R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2535 #define CAN_F1R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2536 #define CAN_F1R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2537 #define CAN_F1R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2538 #define CAN_F1R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2539 #define CAN_F1R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2540 #define CAN_F1R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2541 #define CAN_F1R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2542 #define CAN_F1R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2543 #define CAN_F1R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2544 #define CAN_F1R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2545 #define CAN_F1R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2546 #define CAN_F1R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2547 #define CAN_F1R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2548 #define CAN_F1R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2549 #define CAN_F1R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2550 #define CAN_F1R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2551 #define CAN_F1R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2552
2553 /******************* Bit definition for CAN_F2R2 register *******************/
2554 #define CAN_F2R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2555 #define CAN_F2R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2556 #define CAN_F2R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2557 #define CAN_F2R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2558 #define CAN_F2R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2559 #define CAN_F2R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2560 #define CAN_F2R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2561 #define CAN_F2R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2562 #define CAN_F2R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2563 #define CAN_F2R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2564 #define CAN_F2R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2565 #define CAN_F2R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2566 #define CAN_F2R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2567 #define CAN_F2R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2568 #define CAN_F2R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2569 #define CAN_F2R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2570 #define CAN_F2R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2571 #define CAN_F2R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2572 #define CAN_F2R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2573 #define CAN_F2R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2574 #define CAN_F2R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2575 #define CAN_F2R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2576 #define CAN_F2R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2577 #define CAN_F2R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2578 #define CAN_F2R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2579 #define CAN_F2R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2580 #define CAN_F2R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2581 #define CAN_F2R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2582 #define CAN_F2R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2583 #define CAN_F2R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2584 #define CAN_F2R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2585 #define CAN_F2R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2586
2587 /******************* Bit definition for CAN_F3R2 register *******************/
2588 #define CAN_F3R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2589 #define CAN_F3R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2590 #define CAN_F3R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2591 #define CAN_F3R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2592 #define CAN_F3R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2593 #define CAN_F3R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2594 #define CAN_F3R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2595 #define CAN_F3R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2596 #define CAN_F3R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2597 #define CAN_F3R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2598 #define CAN_F3R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2599 #define CAN_F3R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2600 #define CAN_F3R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2601 #define CAN_F3R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2602 #define CAN_F3R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2603 #define CAN_F3R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2604 #define CAN_F3R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2605 #define CAN_F3R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2606 #define CAN_F3R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2607 #define CAN_F3R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2608 #define CAN_F3R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2609 #define CAN_F3R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2610 #define CAN_F3R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2611 #define CAN_F3R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2612 #define CAN_F3R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2613 #define CAN_F3R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2614 #define CAN_F3R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2615 #define CAN_F3R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2616 #define CAN_F3R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2617 #define CAN_F3R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2618 #define CAN_F3R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2619 #define CAN_F3R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2620
2621 /******************* Bit definition for CAN_F4R2 register *******************/
2622 #define CAN_F4R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2623 #define CAN_F4R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2624 #define CAN_F4R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2625 #define CAN_F4R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2626 #define CAN_F4R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2627 #define CAN_F4R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2628 #define CAN_F4R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2629 #define CAN_F4R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2630 #define CAN_F4R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2631 #define CAN_F4R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2632 #define CAN_F4R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2633 #define CAN_F4R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2634 #define CAN_F4R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2635 #define CAN_F4R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2636 #define CAN_F4R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2637 #define CAN_F4R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2638 #define CAN_F4R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2639 #define CAN_F4R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2640 #define CAN_F4R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2641 #define CAN_F4R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2642 #define CAN_F4R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2643 #define CAN_F4R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2644 #define CAN_F4R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2645 #define CAN_F4R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2646 #define CAN_F4R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2647 #define CAN_F4R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2648 #define CAN_F4R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2649 #define CAN_F4R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2650 #define CAN_F4R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2651 #define CAN_F4R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2652 #define CAN_F4R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2653 #define CAN_F4R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2654
2655 /******************* Bit definition for CAN_F5R2 register *******************/
2656 #define CAN_F5R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2657 #define CAN_F5R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2658 #define CAN_F5R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2659 #define CAN_F5R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2660 #define CAN_F5R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2661 #define CAN_F5R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2662 #define CAN_F5R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2663 #define CAN_F5R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2664 #define CAN_F5R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2665 #define CAN_F5R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2666 #define CAN_F5R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2667 #define CAN_F5R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2668 #define CAN_F5R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2669 #define CAN_F5R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2670 #define CAN_F5R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2671 #define CAN_F5R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2672 #define CAN_F5R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2673 #define CAN_F5R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2674 #define CAN_F5R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2675 #define CAN_F5R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2676 #define CAN_F5R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2677 #define CAN_F5R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2678 #define CAN_F5R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2679 #define CAN_F5R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2680 #define CAN_F5R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2681 #define CAN_F5R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2682 #define CAN_F5R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2683 #define CAN_F5R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2684 #define CAN_F5R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2685 #define CAN_F5R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2686 #define CAN_F5R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2687 #define CAN_F5R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2688
2689 /******************* Bit definition for CAN_F6R2 register *******************/
2690 #define CAN_F6R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2691 #define CAN_F6R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2692 #define CAN_F6R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2693 #define CAN_F6R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2694 #define CAN_F6R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2695 #define CAN_F6R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2696 #define CAN_F6R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2697 #define CAN_F6R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2698 #define CAN_F6R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2699 #define CAN_F6R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2700 #define CAN_F6R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2701 #define CAN_F6R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2702 #define CAN_F6R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2703 #define CAN_F6R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2704 #define CAN_F6R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2705 #define CAN_F6R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2706 #define CAN_F6R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2707 #define CAN_F6R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2708 #define CAN_F6R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2709 #define CAN_F6R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2710 #define CAN_F6R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2711 #define CAN_F6R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2712 #define CAN_F6R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2713 #define CAN_F6R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2714 #define CAN_F6R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2715 #define CAN_F6R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2716 #define CAN_F6R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2717 #define CAN_F6R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2718 #define CAN_F6R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2719 #define CAN_F6R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2720 #define CAN_F6R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2721 #define CAN_F6R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2722
2723 /******************* Bit definition for CAN_F7R2 register *******************/
2724 #define CAN_F7R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2725 #define CAN_F7R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2726 #define CAN_F7R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2727 #define CAN_F7R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2728 #define CAN_F7R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2729 #define CAN_F7R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2730 #define CAN_F7R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2731 #define CAN_F7R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2732 #define CAN_F7R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2733 #define CAN_F7R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2734 #define CAN_F7R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2735 #define CAN_F7R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2736 #define CAN_F7R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2737 #define CAN_F7R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2738 #define CAN_F7R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2739 #define CAN_F7R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2740 #define CAN_F7R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2741 #define CAN_F7R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2742 #define CAN_F7R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2743 #define CAN_F7R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2744 #define CAN_F7R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2745 #define CAN_F7R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2746 #define CAN_F7R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2747 #define CAN_F7R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2748 #define CAN_F7R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2749 #define CAN_F7R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2750 #define CAN_F7R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2751 #define CAN_F7R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2752 #define CAN_F7R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2753 #define CAN_F7R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2754 #define CAN_F7R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2755 #define CAN_F7R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2756
2757 /******************* Bit definition for CAN_F8R2 register *******************/
2758 #define CAN_F8R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2759 #define CAN_F8R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2760 #define CAN_F8R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2761 #define CAN_F8R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2762 #define CAN_F8R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2763 #define CAN_F8R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2764 #define CAN_F8R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2765 #define CAN_F8R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2766 #define CAN_F8R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2767 #define CAN_F8R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2768 #define CAN_F8R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2769 #define CAN_F8R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2770 #define CAN_F8R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2771 #define CAN_F8R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2772 #define CAN_F8R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2773 #define CAN_F8R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2774 #define CAN_F8R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2775 #define CAN_F8R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2776 #define CAN_F8R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2777 #define CAN_F8R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2778 #define CAN_F8R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2779 #define CAN_F8R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2780 #define CAN_F8R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2781 #define CAN_F8R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2782 #define CAN_F8R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2783 #define CAN_F8R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2784 #define CAN_F8R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2785 #define CAN_F8R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2786 #define CAN_F8R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2787 #define CAN_F8R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2788 #define CAN_F8R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2789 #define CAN_F8R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2790
2791 /******************* Bit definition for CAN_F9R2 register *******************/
2792 #define CAN_F9R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2793 #define CAN_F9R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2794 #define CAN_F9R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2795 #define CAN_F9R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2796 #define CAN_F9R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2797 #define CAN_F9R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2798 #define CAN_F9R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2799 #define CAN_F9R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2800 #define CAN_F9R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2801 #define CAN_F9R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2802 #define CAN_F9R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2803 #define CAN_F9R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2804 #define CAN_F9R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2805 #define CAN_F9R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2806 #define CAN_F9R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2807 #define CAN_F9R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2808 #define CAN_F9R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2809 #define CAN_F9R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2810 #define CAN_F9R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2811 #define CAN_F9R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2812 #define CAN_F9R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2813 #define CAN_F9R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2814 #define CAN_F9R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2815 #define CAN_F9R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2816 #define CAN_F9R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2817 #define CAN_F9R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2818 #define CAN_F9R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2819 #define CAN_F9R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2820 #define CAN_F9R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2821 #define CAN_F9R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2822 #define CAN_F9R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2823 #define CAN_F9R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2824
2825 /******************* Bit definition for CAN_F10R2 register ******************/
2826 #define CAN_F10R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2827 #define CAN_F10R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2828 #define CAN_F10R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2829 #define CAN_F10R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2830 #define CAN_F10R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2831 #define CAN_F10R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2832 #define CAN_F10R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2833 #define CAN_F10R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2834 #define CAN_F10R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2835 #define CAN_F10R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2836 #define CAN_F10R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2837 #define CAN_F10R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2838 #define CAN_F10R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2839 #define CAN_F10R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2840 #define CAN_F10R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2841 #define CAN_F10R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2842 #define CAN_F10R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2843 #define CAN_F10R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2844 #define CAN_F10R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2845 #define CAN_F10R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2846 #define CAN_F10R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2847 #define CAN_F10R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2848 #define CAN_F10R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2849 #define CAN_F10R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2850 #define CAN_F10R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2851 #define CAN_F10R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2852 #define CAN_F10R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2853 #define CAN_F10R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2854 #define CAN_F10R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2855 #define CAN_F10R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2856 #define CAN_F10R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2857 #define CAN_F10R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2858
2859 /******************* Bit definition for CAN_F11R2 register ******************/
2860 #define CAN_F11R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2861 #define CAN_F11R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2862 #define CAN_F11R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2863 #define CAN_F11R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2864 #define CAN_F11R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2865 #define CAN_F11R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2866 #define CAN_F11R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2867 #define CAN_F11R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2868 #define CAN_F11R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2869 #define CAN_F11R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2870 #define CAN_F11R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2871 #define CAN_F11R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2872 #define CAN_F11R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2873 #define CAN_F11R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2874 #define CAN_F11R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2875 #define CAN_F11R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2876 #define CAN_F11R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2877 #define CAN_F11R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2878 #define CAN_F11R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2879 #define CAN_F11R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2880 #define CAN_F11R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2881 #define CAN_F11R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2882 #define CAN_F11R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2883 #define CAN_F11R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2884 #define CAN_F11R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2885 #define CAN_F11R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2886 #define CAN_F11R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2887 #define CAN_F11R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2888 #define CAN_F11R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2889 #define CAN_F11R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2890 #define CAN_F11R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2891 #define CAN_F11R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2892
2893 /******************* Bit definition for CAN_F12R2 register ******************/
2894 #define CAN_F12R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2895 #define CAN_F12R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2896 #define CAN_F12R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2897 #define CAN_F12R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2898 #define CAN_F12R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2899 #define CAN_F12R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2900 #define CAN_F12R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2901 #define CAN_F12R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2902 #define CAN_F12R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2903 #define CAN_F12R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2904 #define CAN_F12R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2905 #define CAN_F12R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2906 #define CAN_F12R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2907 #define CAN_F12R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2908 #define CAN_F12R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2909 #define CAN_F12R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2910 #define CAN_F12R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2911 #define CAN_F12R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2912 #define CAN_F12R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2913 #define CAN_F12R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2914 #define CAN_F12R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2915 #define CAN_F12R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2916 #define CAN_F12R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2917 #define CAN_F12R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2918 #define CAN_F12R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2919 #define CAN_F12R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2920 #define CAN_F12R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2921 #define CAN_F12R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2922 #define CAN_F12R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2923 #define CAN_F12R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2924 #define CAN_F12R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2925 #define CAN_F12R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2926
2927 /******************* Bit definition for CAN_F13R2 register ******************/
2928 #define CAN_F13R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
2929 #define CAN_F13R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
2930 #define CAN_F13R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
2931 #define CAN_F13R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
2932 #define CAN_F13R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
2933 #define CAN_F13R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
2934 #define CAN_F13R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
2935 #define CAN_F13R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
2936 #define CAN_F13R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
2937 #define CAN_F13R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
2938 #define CAN_F13R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
2939 #define CAN_F13R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
2940 #define CAN_F13R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
2941 #define CAN_F13R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
2942 #define CAN_F13R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
2943 #define CAN_F13R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
2944 #define CAN_F13R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
2945 #define CAN_F13R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
2946 #define CAN_F13R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
2947 #define CAN_F13R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
2948 #define CAN_F13R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
2949 #define CAN_F13R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
2950 #define CAN_F13R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
2951 #define CAN_F13R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
2952 #define CAN_F13R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
2953 #define CAN_F13R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
2954 #define CAN_F13R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
2955 #define CAN_F13R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
2956 #define CAN_F13R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
2957 #define CAN_F13R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
2958 #define CAN_F13R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
2959 #define CAN_F13R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
2960
2961 /******************************************************************************/
2962 /* */
2963 /* CRC calculation unit */
2964 /* */
2965 /******************************************************************************/
2966 /******************* Bit definition for CRC_DR register *********************/
2967 #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */
2968
2969
2970 /******************* Bit definition for CRC_IDR register ********************/
2971 #define CRC_IDR_IDR ((uint32_t)0xFF) /*!< General-purpose 8-bit data register bits */
2972
2973
2974 /******************** Bit definition for CRC_CR register ********************/
2975 #define CRC_CR_RESET ((uint32_t)0x01) /*!< RESET bit */
2976
2977 /******************************************************************************/
2978 /* */
2979 /* Digital to Analog Converter */
2980 /* */
2981 /******************************************************************************/
2982 /******************** Bit definition for DAC_CR register ********************/
2983 #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!<DAC channel1 enable */
2984 #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!<DAC channel1 output buffer disable */
2985 #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!<DAC channel1 Trigger enable */
2986
2987 #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
2988 #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
2989 #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
2990 #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
2991
2992 #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
2993 #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!<Bit 0 */
2994 #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!<Bit 1 */
2995
2996 #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
2997 #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!<Bit 0 */
2998 #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!<Bit 1 */
2999 #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!<Bit 2 */
3000 #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!<Bit 3 */
3001
3002 #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!<DAC channel1 DMA enable */
3003 #define DAC_CR_EN2 ((uint32_t)0x00010000) /*!<DAC channel2 enable */
3004 #define DAC_CR_BOFF2 ((uint32_t)0x00020000) /*!<DAC channel2 output buffer disable */
3005 #define DAC_CR_TEN2 ((uint32_t)0x00040000) /*!<DAC channel2 Trigger enable */
3006
3007 #define DAC_CR_TSEL2 ((uint32_t)0x00380000) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
3008 #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000) /*!<Bit 0 */
3009 #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000) /*!<Bit 1 */
3010 #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000) /*!<Bit 2 */
3011
3012 #define DAC_CR_WAVE2 ((uint32_t)0x00C00000) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
3013 #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000) /*!<Bit 0 */
3014 #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000) /*!<Bit 1 */
3015
3016 #define DAC_CR_MAMP2 ((uint32_t)0x0F000000) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
3017 #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
3018 #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
3019 #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
3020 #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
3021
3022 #define DAC_CR_DMAEN2 ((uint32_t)0x10000000) /*!<DAC channel2 DMA enabled */
3023
3024 /***************** Bit definition for DAC_SWTRIGR register ******************/
3025 #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x01) /*!<DAC channel1 software trigger */
3026 #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x02) /*!<DAC channel2 software trigger */
3027
3028 /***************** Bit definition for DAC_DHR12R1 register ******************/
3029 #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x0FFF) /*!<DAC channel1 12-bit Right aligned data */
3030
3031 /***************** Bit definition for DAC_DHR12L1 register ******************/
3032 #define DAC_DHR12L1_DACC1DHR ((uint32_t)0xFFF0) /*!<DAC channel1 12-bit Left aligned data */
3033
3034 /****************** Bit definition for DAC_DHR8R1 register ******************/
3035 #define DAC_DHR8R1_DACC1DHR ((uint32_t)0xFF) /*!<DAC channel1 8-bit Right aligned data */
3036
3037 /***************** Bit definition for DAC_DHR12R2 register ******************/
3038 #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x0FFF) /*!<DAC channel2 12-bit Right aligned data */
3039
3040 /***************** Bit definition for DAC_DHR12L2 register ******************/
3041 #define DAC_DHR12L2_DACC2DHR ((uint32_t)0xFFF0) /*!<DAC channel2 12-bit Left aligned data */
3042
3043 /****************** Bit definition for DAC_DHR8R2 register ******************/
3044 #define DAC_DHR8R2_DACC2DHR ((uint32_t)0xFF) /*!<DAC channel2 8-bit Right aligned data */
3045
3046 /***************** Bit definition for DAC_DHR12RD register ******************/
3047 #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFF) /*!<DAC channel1 12-bit Right aligned data */
3048 #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000) /*!<DAC channel2 12-bit Right aligned data */
3049
3050 /***************** Bit definition for DAC_DHR12LD register ******************/
3051 #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0) /*!<DAC channel1 12-bit Left aligned data */
3052 #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000) /*!<DAC channel2 12-bit Left aligned data */
3053
3054 /****************** Bit definition for DAC_DHR8RD register ******************/
3055 #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x00FF) /*!<DAC channel1 8-bit Right aligned data */
3056 #define DAC_DHR8RD_DACC2DHR ((uint32_t)0xFF00) /*!<DAC channel2 8-bit Right aligned data */
3057
3058 /******************* Bit definition for DAC_DOR1 register *******************/
3059 #define DAC_DOR1_DACC1DOR ((uint32_t)0x0FFF) /*!<DAC channel1 data output */
3060
3061 /******************* Bit definition for DAC_DOR2 register *******************/
3062 #define DAC_DOR2_DACC2DOR ((uint32_t)0x0FFF) /*!<DAC channel2 data output */
3063
3064 /******************** Bit definition for DAC_SR register ********************/
3065 #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!<DAC channel1 DMA underrun flag */
3066 #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000) /*!<DAC channel2 DMA underrun flag */
3067
3068 /******************************************************************************/
3069 /* */
3070 /* Debug MCU */
3071 /* */
3072 /******************************************************************************/
3073
3074 /******************************************************************************/
3075 /* */
3076 /* DCMI */
3077 /* */
3078 /******************************************************************************/
3079 /******************** Bits definition for DCMI_CR register ******************/
3080 #define DCMI_CR_CAPTURE ((uint32_t)0x00000001)
3081 #define DCMI_CR_CM ((uint32_t)0x00000002)
3082 #define DCMI_CR_CROP ((uint32_t)0x00000004)
3083 #define DCMI_CR_JPEG ((uint32_t)0x00000008)
3084 #define DCMI_CR_ESS ((uint32_t)0x00000010)
3085 #define DCMI_CR_PCKPOL ((uint32_t)0x00000020)
3086 #define DCMI_CR_HSPOL ((uint32_t)0x00000040)
3087 #define DCMI_CR_VSPOL ((uint32_t)0x00000080)
3088 #define DCMI_CR_FCRC_0 ((uint32_t)0x00000100)
3089 #define DCMI_CR_FCRC_1 ((uint32_t)0x00000200)
3090 #define DCMI_CR_EDM_0 ((uint32_t)0x00000400)
3091 #define DCMI_CR_EDM_1 ((uint32_t)0x00000800)
3092 #define DCMI_CR_CRE ((uint32_t)0x00001000)
3093 #define DCMI_CR_ENABLE ((uint32_t)0x00004000)
3094
3095 /******************** Bits definition for DCMI_SR register ******************/
3096 #define DCMI_SR_HSYNC ((uint32_t)0x00000001)
3097 #define DCMI_SR_VSYNC ((uint32_t)0x00000002)
3098 #define DCMI_SR_FNE ((uint32_t)0x00000004)
3099
3100 /******************** Bits definition for DCMI_RISR register ****************/
3101 #define DCMI_RISR_FRAME_RIS ((uint32_t)0x00000001)
3102 #define DCMI_RISR_OVF_RIS ((uint32_t)0x00000002)
3103 #define DCMI_RISR_ERR_RIS ((uint32_t)0x00000004)
3104 #define DCMI_RISR_VSYNC_RIS ((uint32_t)0x00000008)
3105 #define DCMI_RISR_LINE_RIS ((uint32_t)0x00000010)
3106
3107 /******************** Bits definition for DCMI_IER register *****************/
3108 #define DCMI_IER_FRAME_IE ((uint32_t)0x00000001)
3109 #define DCMI_IER_OVF_IE ((uint32_t)0x00000002)
3110 #define DCMI_IER_ERR_IE ((uint32_t)0x00000004)
3111 #define DCMI_IER_VSYNC_IE ((uint32_t)0x00000008)
3112 #define DCMI_IER_LINE_IE ((uint32_t)0x00000010)
3113
3114 /******************** Bits definition for DCMI_MISR register ****************/
3115 #define DCMI_MISR_FRAME_MIS ((uint32_t)0x00000001)
3116 #define DCMI_MISR_OVF_MIS ((uint32_t)0x00000002)
3117 #define DCMI_MISR_ERR_MIS ((uint32_t)0x00000004)
3118 #define DCMI_MISR_VSYNC_MIS ((uint32_t)0x00000008)
3119 #define DCMI_MISR_LINE_MIS ((uint32_t)0x00000010)
3120
3121 /******************** Bits definition for DCMI_ICR register *****************/
3122 #define DCMI_ICR_FRAME_ISC ((uint32_t)0x00000001)
3123 #define DCMI_ICR_OVF_ISC ((uint32_t)0x00000002)
3124 #define DCMI_ICR_ERR_ISC ((uint32_t)0x00000004)
3125 #define DCMI_ICR_VSYNC_ISC ((uint32_t)0x00000008)
3126 #define DCMI_ICR_LINE_ISC ((uint32_t)0x00000010)
3127
3128 /******************************************************************************/
3129 /* */
3130 /* DMA Controller */
3131 /* */
3132 /******************************************************************************/
3133 /******************** Bits definition for DMA_SxCR register *****************/
3134 #define DMA_SxCR_CHSEL ((uint32_t)0x0E000000)
3135 #define DMA_SxCR_CHSEL_0 ((uint32_t)0x02000000)
3136 #define DMA_SxCR_CHSEL_1 ((uint32_t)0x04000000)
3137 #define DMA_SxCR_CHSEL_2 ((uint32_t)0x08000000)
3138 #define DMA_SxCR_MBURST ((uint32_t)0x01800000)
3139 #define DMA_SxCR_MBURST_0 ((uint32_t)0x00800000)
3140 #define DMA_SxCR_MBURST_1 ((uint32_t)0x01000000)
3141 #define DMA_SxCR_PBURST ((uint32_t)0x00600000)
3142 #define DMA_SxCR_PBURST_0 ((uint32_t)0x00200000)
3143 #define DMA_SxCR_PBURST_1 ((uint32_t)0x00400000)
3144 #define DMA_SxCR_ACK ((uint32_t)0x00100000)
3145 #define DMA_SxCR_CT ((uint32_t)0x00080000)
3146 #define DMA_SxCR_DBM ((uint32_t)0x00040000)
3147 #define DMA_SxCR_PL ((uint32_t)0x00030000)
3148 #define DMA_SxCR_PL_0 ((uint32_t)0x00010000)
3149 #define DMA_SxCR_PL_1 ((uint32_t)0x00020000)
3150 #define DMA_SxCR_PINCOS ((uint32_t)0x00008000)
3151 #define DMA_SxCR_MSIZE ((uint32_t)0x00006000)
3152 #define DMA_SxCR_MSIZE_0 ((uint32_t)0x00002000)
3153 #define DMA_SxCR_MSIZE_1 ((uint32_t)0x00004000)
3154 #define DMA_SxCR_PSIZE ((uint32_t)0x00001800)
3155 #define DMA_SxCR_PSIZE_0 ((uint32_t)0x00000800)
3156 #define DMA_SxCR_PSIZE_1 ((uint32_t)0x00001000)
3157 #define DMA_SxCR_MINC ((uint32_t)0x00000400)
3158 #define DMA_SxCR_PINC ((uint32_t)0x00000200)
3159 #define DMA_SxCR_CIRC ((uint32_t)0x00000100)
3160 #define DMA_SxCR_DIR ((uint32_t)0x000000C0)
3161 #define DMA_SxCR_DIR_0 ((uint32_t)0x00000040)
3162 #define DMA_SxCR_DIR_1 ((uint32_t)0x00000080)
3163 #define DMA_SxCR_PFCTRL ((uint32_t)0x00000020)
3164 #define DMA_SxCR_TCIE ((uint32_t)0x00000010)
3165 #define DMA_SxCR_HTIE ((uint32_t)0x00000008)
3166 #define DMA_SxCR_TEIE ((uint32_t)0x00000004)
3167 #define DMA_SxCR_DMEIE ((uint32_t)0x00000002)
3168 #define DMA_SxCR_EN ((uint32_t)0x00000001)
3169
3170 /******************** Bits definition for DMA_SxCNDTR register **************/
3171 #define DMA_SxNDT ((uint32_t)0x0000FFFF)
3172 #define DMA_SxNDT_0 ((uint32_t)0x00000001)
3173 #define DMA_SxNDT_1 ((uint32_t)0x00000002)
3174 #define DMA_SxNDT_2 ((uint32_t)0x00000004)
3175 #define DMA_SxNDT_3 ((uint32_t)0x00000008)
3176 #define DMA_SxNDT_4 ((uint32_t)0x00000010)
3177 #define DMA_SxNDT_5 ((uint32_t)0x00000020)
3178 #define DMA_SxNDT_6 ((uint32_t)0x00000040)
3179 #define DMA_SxNDT_7 ((uint32_t)0x00000080)
3180 #define DMA_SxNDT_8 ((uint32_t)0x00000100)
3181 #define DMA_SxNDT_9 ((uint32_t)0x00000200)
3182 #define DMA_SxNDT_10 ((uint32_t)0x00000400)
3183 #define DMA_SxNDT_11 ((uint32_t)0x00000800)
3184 #define DMA_SxNDT_12 ((uint32_t)0x00001000)
3185 #define DMA_SxNDT_13 ((uint32_t)0x00002000)
3186 #define DMA_SxNDT_14 ((uint32_t)0x00004000)
3187 #define DMA_SxNDT_15 ((uint32_t)0x00008000)
3188
3189 /******************** Bits definition for DMA_SxFCR register ****************/
3190 #define DMA_SxFCR_FEIE ((uint32_t)0x00000080)
3191 #define DMA_SxFCR_FS ((uint32_t)0x00000038)
3192 #define DMA_SxFCR_FS_0 ((uint32_t)0x00000008)
3193 #define DMA_SxFCR_FS_1 ((uint32_t)0x00000010)
3194 #define DMA_SxFCR_FS_2 ((uint32_t)0x00000020)
3195 #define DMA_SxFCR_DMDIS ((uint32_t)0x00000004)
3196 #define DMA_SxFCR_FTH ((uint32_t)0x00000003)
3197 #define DMA_SxFCR_FTH_0 ((uint32_t)0x00000001)
3198 #define DMA_SxFCR_FTH_1 ((uint32_t)0x00000002)
3199
3200 /******************** Bits definition for DMA_LISR register *****************/
3201 #define DMA_LISR_TCIF3 ((uint32_t)0x08000000)
3202 #define DMA_LISR_HTIF3 ((uint32_t)0x04000000)
3203 #define DMA_LISR_TEIF3 ((uint32_t)0x02000000)
3204 #define DMA_LISR_DMEIF3 ((uint32_t)0x01000000)
3205 #define DMA_LISR_FEIF3 ((uint32_t)0x00400000)
3206 #define DMA_LISR_TCIF2 ((uint32_t)0x00200000)
3207 #define DMA_LISR_HTIF2 ((uint32_t)0x00100000)
3208 #define DMA_LISR_TEIF2 ((uint32_t)0x00080000)
3209 #define DMA_LISR_DMEIF2 ((uint32_t)0x00040000)
3210 #define DMA_LISR_FEIF2 ((uint32_t)0x00010000)
3211 #define DMA_LISR_TCIF1 ((uint32_t)0x00000800)
3212 #define DMA_LISR_HTIF1 ((uint32_t)0x00000400)
3213 #define DMA_LISR_TEIF1 ((uint32_t)0x00000200)
3214 #define DMA_LISR_DMEIF1 ((uint32_t)0x00000100)
3215 #define DMA_LISR_FEIF1 ((uint32_t)0x00000040)
3216 #define DMA_LISR_TCIF0 ((uint32_t)0x00000020)
3217 #define DMA_LISR_HTIF0 ((uint32_t)0x00000010)
3218 #define DMA_LISR_TEIF0 ((uint32_t)0x00000008)
3219 #define DMA_LISR_DMEIF0 ((uint32_t)0x00000004)
3220 #define DMA_LISR_FEIF0 ((uint32_t)0x00000001)
3221
3222 /******************** Bits definition for DMA_HISR register *****************/
3223 #define DMA_HISR_TCIF7 ((uint32_t)0x08000000)
3224 #define DMA_HISR_HTIF7 ((uint32_t)0x04000000)
3225 #define DMA_HISR_TEIF7 ((uint32_t)0x02000000)
3226 #define DMA_HISR_DMEIF7 ((uint32_t)0x01000000)
3227 #define DMA_HISR_FEIF7 ((uint32_t)0x00400000)
3228 #define DMA_HISR_TCIF6 ((uint32_t)0x00200000)
3229 #define DMA_HISR_HTIF6 ((uint32_t)0x00100000)
3230 #define DMA_HISR_TEIF6 ((uint32_t)0x00080000)
3231 #define DMA_HISR_DMEIF6 ((uint32_t)0x00040000)
3232 #define DMA_HISR_FEIF6 ((uint32_t)0x00010000)
3233 #define DMA_HISR_TCIF5 ((uint32_t)0x00000800)
3234 #define DMA_HISR_HTIF5 ((uint32_t)0x00000400)
3235 #define DMA_HISR_TEIF5 ((uint32_t)0x00000200)
3236 #define DMA_HISR_DMEIF5 ((uint32_t)0x00000100)
3237 #define DMA_HISR_FEIF5 ((uint32_t)0x00000040)
3238 #define DMA_HISR_TCIF4 ((uint32_t)0x00000020)
3239 #define DMA_HISR_HTIF4 ((uint32_t)0x00000010)
3240 #define DMA_HISR_TEIF4 ((uint32_t)0x00000008)
3241 #define DMA_HISR_DMEIF4 ((uint32_t)0x00000004)
3242 #define DMA_HISR_FEIF4 ((uint32_t)0x00000001)
3243
3244 /******************** Bits definition for DMA_LIFCR register ****************/
3245 #define DMA_LIFCR_CTCIF3 ((uint32_t)0x08000000)
3246 #define DMA_LIFCR_CHTIF3 ((uint32_t)0x04000000)
3247 #define DMA_LIFCR_CTEIF3 ((uint32_t)0x02000000)
3248 #define DMA_LIFCR_CDMEIF3 ((uint32_t)0x01000000)
3249 #define DMA_LIFCR_CFEIF3 ((uint32_t)0x00400000)
3250 #define DMA_LIFCR_CTCIF2 ((uint32_t)0x00200000)
3251 #define DMA_LIFCR_CHTIF2 ((uint32_t)0x00100000)
3252 #define DMA_LIFCR_CTEIF2 ((uint32_t)0x00080000)
3253 #define DMA_LIFCR_CDMEIF2 ((uint32_t)0x00040000)
3254 #define DMA_LIFCR_CFEIF2 ((uint32_t)0x00010000)
3255 #define DMA_LIFCR_CTCIF1 ((uint32_t)0x00000800)
3256 #define DMA_LIFCR_CHTIF1 ((uint32_t)0x00000400)
3257 #define DMA_LIFCR_CTEIF1 ((uint32_t)0x00000200)
3258 #define DMA_LIFCR_CDMEIF1 ((uint32_t)0x00000100)
3259 #define DMA_LIFCR_CFEIF1 ((uint32_t)0x00000040)
3260 #define DMA_LIFCR_CTCIF0 ((uint32_t)0x00000020)
3261 #define DMA_LIFCR_CHTIF0 ((uint32_t)0x00000010)
3262 #define DMA_LIFCR_CTEIF0 ((uint32_t)0x00000008)
3263 #define DMA_LIFCR_CDMEIF0 ((uint32_t)0x00000004)
3264 #define DMA_LIFCR_CFEIF0 ((uint32_t)0x00000001)
3265
3266 /******************** Bits definition for DMA_HIFCR register ****************/
3267 #define DMA_HIFCR_CTCIF7 ((uint32_t)0x08000000)
3268 #define DMA_HIFCR_CHTIF7 ((uint32_t)0x04000000)
3269 #define DMA_HIFCR_CTEIF7 ((uint32_t)0x02000000)
3270 #define DMA_HIFCR_CDMEIF7 ((uint32_t)0x01000000)
3271 #define DMA_HIFCR_CFEIF7 ((uint32_t)0x00400000)
3272 #define DMA_HIFCR_CTCIF6 ((uint32_t)0x00200000)
3273 #define DMA_HIFCR_CHTIF6 ((uint32_t)0x00100000)
3274 #define DMA_HIFCR_CTEIF6 ((uint32_t)0x00080000)
3275 #define DMA_HIFCR_CDMEIF6 ((uint32_t)0x00040000)
3276 #define DMA_HIFCR_CFEIF6 ((uint32_t)0x00010000)
3277 #define DMA_HIFCR_CTCIF5 ((uint32_t)0x00000800)
3278 #define DMA_HIFCR_CHTIF5 ((uint32_t)0x00000400)
3279 #define DMA_HIFCR_CTEIF5 ((uint32_t)0x00000200)
3280 #define DMA_HIFCR_CDMEIF5 ((uint32_t)0x00000100)
3281 #define DMA_HIFCR_CFEIF5 ((uint32_t)0x00000040)
3282 #define DMA_HIFCR_CTCIF4 ((uint32_t)0x00000020)
3283 #define DMA_HIFCR_CHTIF4 ((uint32_t)0x00000010)
3284 #define DMA_HIFCR_CTEIF4 ((uint32_t)0x00000008)
3285 #define DMA_HIFCR_CDMEIF4 ((uint32_t)0x00000004)
3286 #define DMA_HIFCR_CFEIF4 ((uint32_t)0x00000001)
3287
3288
3289 /******************************************************************************/
3290 /* */
3291 /* AHB Master DMA2D Controller (DMA2D) */
3292 /* */
3293 /******************************************************************************/
3294
3295 /******************** Bit definition for DMA2D_CR register ******************/
3296
3297 #define DMA2D_CR_START ((uint32_t)0x00000001) /*!< Start transfer */
3298 #define DMA2D_CR_SUSP ((uint32_t)0x00000002) /*!< Suspend transfer */
3299 #define DMA2D_CR_ABORT ((uint32_t)0x00000004) /*!< Abort transfer */
3300 #define DMA2D_CR_TEIE ((uint32_t)0x00000100) /*!< Transfer Error Interrupt Enable */
3301 #define DMA2D_CR_TCIE ((uint32_t)0x00000200) /*!< Transfer Complete Interrupt Enable */
3302 #define DMA2D_CR_TWIE ((uint32_t)0x00000400) /*!< Transfer Watermark Interrupt Enable */
3303 #define DMA2D_CR_CAEIE ((uint32_t)0x00000800) /*!< CLUT Access Error Interrupt Enable */
3304 #define DMA2D_CR_CTCIE ((uint32_t)0x00001000) /*!< CLUT Transfer Complete Interrupt Enable */
3305 #define DMA2D_CR_CEIE ((uint32_t)0x00002000) /*!< Configuration Error Interrupt Enable */
3306 #define DMA2D_CR_MODE ((uint32_t)0x00030000) /*!< DMA2D Mode */
3307
3308 /******************** Bit definition for DMA2D_ISR register *****************/
3309
3310 #define DMA2D_ISR_TEIF ((uint32_t)0x00000001) /*!< Transfer Error Interrupt Flag */
3311 #define DMA2D_ISR_TCIF ((uint32_t)0x00000002) /*!< Transfer Complete Interrupt Flag */
3312 #define DMA2D_ISR_TWIF ((uint32_t)0x00000004) /*!< Transfer Watermark Interrupt Flag */
3313 #define DMA2D_ISR_CAEIF ((uint32_t)0x00000008) /*!< CLUT Access Error Interrupt Flag */
3314 #define DMA2D_ISR_CTCIF ((uint32_t)0x00000010) /*!< CLUT Transfer Complete Interrupt Flag */
3315 #define DMA2D_ISR_CEIF ((uint32_t)0x00000020) /*!< Configuration Error Interrupt Flag */
3316
3317 /******************** Bit definition for DMA2D_IFSR register ****************/
3318
3319 #define DMA2D_IFSR_CTEIF ((uint32_t)0x00000001) /*!< Clears Transfer Error Interrupt Flag */
3320 #define DMA2D_IFSR_CTCIF ((uint32_t)0x00000002) /*!< Clears Transfer Complete Interrupt Flag */
3321 #define DMA2D_IFSR_CTWIF ((uint32_t)0x00000004) /*!< Clears Transfer Watermark Interrupt Flag */
3322 #define DMA2D_IFSR_CCAEIF ((uint32_t)0x00000008) /*!< Clears CLUT Access Error Interrupt Flag */
3323 #define DMA2D_IFSR_CCTCIF ((uint32_t)0x00000010) /*!< Clears CLUT Transfer Complete Interrupt Flag */
3324 #define DMA2D_IFSR_CCEIF ((uint32_t)0x00000020) /*!< Clears Configuration Error Interrupt Flag */
3325
3326 /******************** Bit definition for DMA2D_FGMAR register ***************/
3327
3328 #define DMA2D_FGMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
3329
3330 /******************** Bit definition for DMA2D_FGOR register ****************/
3331
3332 #define DMA2D_FGOR_LO ((uint32_t)0x00003FFF) /*!< Line Offset */
3333
3334 /******************** Bit definition for DMA2D_BGMAR register ***************/
3335
3336 #define DMA2D_BGMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
3337
3338 /******************** Bit definition for DMA2D_BGOR register ****************/
3339
3340 #define DMA2D_BGOR_LO ((uint32_t)0x00003FFF) /*!< Line Offset */
3341
3342 /******************** Bit definition for DMA2D_FGPFCCR register *************/
3343
3344 #define DMA2D_FGPFCCR_CM ((uint32_t)0x0000000F) /*!< Color mode */
3345 #define DMA2D_FGPFCCR_CCM ((uint32_t)0x00000010) /*!< CLUT Color mode */
3346 #define DMA2D_FGPFCCR_START ((uint32_t)0x00000020) /*!< Start */
3347 #define DMA2D_FGPFCCR_CS ((uint32_t)0x0000FF00) /*!< CLUT size */
3348 #define DMA2D_FGPFCCR_AM ((uint32_t)0x00030000) /*!< Alpha mode */
3349 #define DMA2D_FGPFCCR_ALPHA ((uint32_t)0xFF000000) /*!< Alpha value */
3350
3351 /******************** Bit definition for DMA2D_FGCOLR register **************/
3352
3353 #define DMA2D_FGCOLR_BLUE ((uint32_t)0x000000FF) /*!< Blue Value */
3354 #define DMA2D_FGCOLR_GREEN ((uint32_t)0x0000FF00) /*!< Green Value */
3355 #define DMA2D_FGCOLR_RED ((uint32_t)0x00FF0000) /*!< Red Value */
3356
3357 /******************** Bit definition for DMA2D_BGPFCCR register *************/
3358
3359 #define DMA2D_BGPFCCR_CM ((uint32_t)0x0000000F) /*!< Color mode */
3360 #define DMA2D_BGPFCCR_CCM ((uint32_t)0x00000010) /*!< CLUT Color mode */
3361 #define DMA2D_BGPFCCR_START ((uint32_t)0x00000020) /*!< Start */
3362 #define DMA2D_BGPFCCR_CS ((uint32_t)0x0000FF00) /*!< CLUT size */
3363 #define DMA2D_BGPFCCR_AM ((uint32_t)0x00030000) /*!< Alpha Mode */
3364 #define DMA2D_BGPFCCR_ALPHA ((uint32_t)0xFF000000) /*!< Alpha value */
3365
3366 /******************** Bit definition for DMA2D_BGCOLR register **************/
3367
3368 #define DMA2D_BGCOLR_BLUE ((uint32_t)0x000000FF) /*!< Blue Value */
3369 #define DMA2D_BGCOLR_GREEN ((uint32_t)0x0000FF00) /*!< Green Value */
3370 #define DMA2D_BGCOLR_RED ((uint32_t)0x00FF0000) /*!< Red Value */
3371
3372 /******************** Bit definition for DMA2D_FGCMAR register **************/
3373
3374 #define DMA2D_FGCMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
3375
3376 /******************** Bit definition for DMA2D_BGCMAR register **************/
3377
3378 #define DMA2D_BGCMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
3379
3380 /******************** Bit definition for DMA2D_OPFCCR register **************/
3381
3382 #define DMA2D_OPFCCR_CM ((uint32_t)0x00000007) /*!< Color mode */
3383
3384 /******************** Bit definition for DMA2D_OCOLR register ***************/
3385
3386 /*!<Mode_ARGB8888/RGB888 */
3387
3388 #define DMA2D_OCOLR_BLUE_1 ((uint32_t)0x000000FF) /*!< BLUE Value */
3389 #define DMA2D_OCOLR_GREEN_1 ((uint32_t)0x0000FF00) /*!< GREEN Value */
3390 #define DMA2D_OCOLR_RED_1 ((uint32_t)0x00FF0000) /*!< Red Value */
3391 #define DMA2D_OCOLR_ALPHA_1 ((uint32_t)0xFF000000) /*!< Alpha Channel Value */
3392
3393 /*!<Mode_RGB565 */
3394 #define DMA2D_OCOLR_BLUE_2 ((uint32_t)0x0000001F) /*!< BLUE Value */
3395 #define DMA2D_OCOLR_GREEN_2 ((uint32_t)0x000007E0) /*!< GREEN Value */
3396 #define DMA2D_OCOLR_RED_2 ((uint32_t)0x0000F800) /*!< Red Value */
3397
3398 /*!<Mode_ARGB1555 */
3399 #define DMA2D_OCOLR_BLUE_3 ((uint32_t)0x0000001F) /*!< BLUE Value */
3400 #define DMA2D_OCOLR_GREEN_3 ((uint32_t)0x000003E0) /*!< GREEN Value */
3401 #define DMA2D_OCOLR_RED_3 ((uint32_t)0x00007C00) /*!< Red Value */
3402 #define DMA2D_OCOLR_ALPHA_3 ((uint32_t)0x00008000) /*!< Alpha Channel Value */
3403
3404 /*!<Mode_ARGB4444 */
3405 #define DMA2D_OCOLR_BLUE_4 ((uint32_t)0x0000000F) /*!< BLUE Value */
3406 #define DMA2D_OCOLR_GREEN_4 ((uint32_t)0x000000F0) /*!< GREEN Value */
3407 #define DMA2D_OCOLR_RED_4 ((uint32_t)0x00000F00) /*!< Red Value */
3408 #define DMA2D_OCOLR_ALPHA_4 ((uint32_t)0x0000F000) /*!< Alpha Channel Value */
3409
3410 /******************** Bit definition for DMA2D_OMAR register ****************/
3411
3412 #define DMA2D_OMAR_MA ((uint32_t)0xFFFFFFFF) /*!< Memory Address */
3413
3414 /******************** Bit definition for DMA2D_OOR register *****************/
3415
3416 #define DMA2D_OOR_LO ((uint32_t)0x00003FFF) /*!< Line Offset */
3417
3418 /******************** Bit definition for DMA2D_NLR register *****************/
3419
3420 #define DMA2D_NLR_NL ((uint32_t)0x0000FFFF) /*!< Number of Lines */
3421 #define DMA2D_NLR_PL ((uint32_t)0x3FFF0000) /*!< Pixel per Lines */
3422
3423 /******************** Bit definition for DMA2D_LWR register *****************/
3424
3425 #define DMA2D_LWR_LW ((uint32_t)0x0000FFFF) /*!< Line Watermark */
3426
3427 /******************** Bit definition for DMA2D_AMTCR register ***************/
3428
3429 #define DMA2D_AMTCR_EN ((uint32_t)0x00000001) /*!< Enable */
3430 #define DMA2D_AMTCR_DT ((uint32_t)0x0000FF00) /*!< Dead Time */
3431
3432
3433 /******************** Bit definition for DMA2D_FGCLUT register **************/
3434
3435 /******************** Bit definition for DMA2D_BGCLUT register **************/
3436
3437
3438
3439 /******************************************************************************/
3440 /* */
3441 /* External Interrupt/Event Controller */
3442 /* */
3443 /******************************************************************************/
3444 /******************* Bit definition for EXTI_IMR register *******************/
3445 #define EXTI_IMR_MR0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */
3446 #define EXTI_IMR_MR1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */
3447 #define EXTI_IMR_MR2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */
3448 #define EXTI_IMR_MR3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */
3449 #define EXTI_IMR_MR4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */
3450 #define EXTI_IMR_MR5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */
3451 #define EXTI_IMR_MR6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */
3452 #define EXTI_IMR_MR7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */
3453 #define EXTI_IMR_MR8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */
3454 #define EXTI_IMR_MR9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */
3455 #define EXTI_IMR_MR10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */
3456 #define EXTI_IMR_MR11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */
3457 #define EXTI_IMR_MR12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */
3458 #define EXTI_IMR_MR13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */
3459 #define EXTI_IMR_MR14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */
3460 #define EXTI_IMR_MR15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */
3461 #define EXTI_IMR_MR16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */
3462 #define EXTI_IMR_MR17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */
3463 #define EXTI_IMR_MR18 ((uint32_t)0x00040000) /*!< Interrupt Mask on line 18 */
3464 #define EXTI_IMR_MR19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */
3465
3466 /******************* Bit definition for EXTI_EMR register *******************/
3467 #define EXTI_EMR_MR0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */
3468 #define EXTI_EMR_MR1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */
3469 #define EXTI_EMR_MR2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */
3470 #define EXTI_EMR_MR3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */
3471 #define EXTI_EMR_MR4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */
3472 #define EXTI_EMR_MR5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */
3473 #define EXTI_EMR_MR6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */
3474 #define EXTI_EMR_MR7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */
3475 #define EXTI_EMR_MR8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */
3476 #define EXTI_EMR_MR9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */
3477 #define EXTI_EMR_MR10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */
3478 #define EXTI_EMR_MR11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */
3479 #define EXTI_EMR_MR12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */
3480 #define EXTI_EMR_MR13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */
3481 #define EXTI_EMR_MR14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */
3482 #define EXTI_EMR_MR15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */
3483 #define EXTI_EMR_MR16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */
3484 #define EXTI_EMR_MR17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */
3485 #define EXTI_EMR_MR18 ((uint32_t)0x00040000) /*!< Event Mask on line 18 */
3486 #define EXTI_EMR_MR19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */
3487
3488 /****************** Bit definition for EXTI_RTSR register *******************/
3489 #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */
3490 #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */
3491 #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */
3492 #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */
3493 #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */
3494 #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */
3495 #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */
3496 #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */
3497 #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */
3498 #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */
3499 #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */
3500 #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */
3501 #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */
3502 #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */
3503 #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */
3504 #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */
3505 #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */
3506 #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */
3507 #define EXTI_RTSR_TR18 ((uint32_t)0x00040000) /*!< Rising trigger event configuration bit of line 18 */
3508 #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */
3509
3510 /****************** Bit definition for EXTI_FTSR register *******************/
3511 #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */
3512 #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */
3513 #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */
3514 #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */
3515 #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */
3516 #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */
3517 #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */
3518 #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */
3519 #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */
3520 #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */
3521 #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */
3522 #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */
3523 #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */
3524 #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */
3525 #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */
3526 #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */
3527 #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */
3528 #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */
3529 #define EXTI_FTSR_TR18 ((uint32_t)0x00040000) /*!< Falling trigger event configuration bit of line 18 */
3530 #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */
3531
3532 /****************** Bit definition for EXTI_SWIER register ******************/
3533 #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */
3534 #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */
3535 #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */
3536 #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */
3537 #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */
3538 #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */
3539 #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */
3540 #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */
3541 #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */
3542 #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */
3543 #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */
3544 #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */
3545 #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */
3546 #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */
3547 #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */
3548 #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */
3549 #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */
3550 #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */
3551 #define EXTI_SWIER_SWIER18 ((uint32_t)0x00040000) /*!< Software Interrupt on line 18 */
3552 #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */
3553
3554 /******************* Bit definition for EXTI_PR register ********************/
3555 #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit for line 0 */
3556 #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit for line 1 */
3557 #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit for line 2 */
3558 #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit for line 3 */
3559 #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit for line 4 */
3560 #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit for line 5 */
3561 #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit for line 6 */
3562 #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit for line 7 */
3563 #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit for line 8 */
3564 #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit for line 9 */
3565 #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit for line 10 */
3566 #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit for line 11 */
3567 #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit for line 12 */
3568 #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit for line 13 */
3569 #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit for line 14 */
3570 #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit for line 15 */
3571 #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit for line 16 */
3572 #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit for line 17 */
3573 #define EXTI_PR_PR18 ((uint32_t)0x00040000) /*!< Pending bit for line 18 */
3574 #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit for line 19 */
3575
3576 /******************************************************************************/
3577 /* */
3578 /* FLASH */
3579 /* */
3580 /******************************************************************************/
3581 /******************* Bits definition for FLASH_ACR register *****************/
3582 #define FLASH_ACR_LATENCY ((uint32_t)0x0000000F)
3583 #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000)
3584 #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001)
3585 #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002)
3586 #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003)
3587 #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004)
3588 #define FLASH_ACR_LATENCY_5WS ((uint32_t)0x00000005)
3589 #define FLASH_ACR_LATENCY_6WS ((uint32_t)0x00000006)
3590 #define FLASH_ACR_LATENCY_7WS ((uint32_t)0x00000007)
3591 #define FLASH_ACR_LATENCY_8WS ((uint32_t)0x00000008)
3592 #define FLASH_ACR_LATENCY_9WS ((uint32_t)0x00000009)
3593 #define FLASH_ACR_LATENCY_10WS ((uint32_t)0x0000000A)
3594 #define FLASH_ACR_LATENCY_11WS ((uint32_t)0x0000000B)
3595 #define FLASH_ACR_LATENCY_12WS ((uint32_t)0x0000000C)
3596 #define FLASH_ACR_LATENCY_13WS ((uint32_t)0x0000000D)
3597 #define FLASH_ACR_LATENCY_14WS ((uint32_t)0x0000000E)
3598 #define FLASH_ACR_LATENCY_15WS ((uint32_t)0x0000000F)
3599 #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100)
3600 #define FLASH_ACR_ICEN ((uint32_t)0x00000200)
3601 #define FLASH_ACR_DCEN ((uint32_t)0x00000400)
3602 #define FLASH_ACR_ICRST ((uint32_t)0x00000800)
3603 #define FLASH_ACR_DCRST ((uint32_t)0x00001000)
3604 #define FLASH_ACR_BYTE0_ADDRESS ((uint32_t)0x40023C00)
3605 #define FLASH_ACR_BYTE2_ADDRESS ((uint32_t)0x40023C03)
3606
3607 /******************* Bits definition for FLASH_SR register ******************/
3608 #define FLASH_SR_EOP ((uint32_t)0x00000001)
3609 #define FLASH_SR_SOP ((uint32_t)0x00000002)
3610 #define FLASH_SR_WRPERR ((uint32_t)0x00000010)
3611 #define FLASH_SR_PGAERR ((uint32_t)0x00000020)
3612 #define FLASH_SR_PGPERR ((uint32_t)0x00000040)
3613 #define FLASH_SR_PGSERR ((uint32_t)0x00000080)
3614 #define FLASH_SR_BSY ((uint32_t)0x00010000)
3615
3616 /******************* Bits definition for FLASH_CR register ******************/
3617 #define FLASH_CR_PG ((uint32_t)0x00000001)
3618 #define FLASH_CR_SER ((uint32_t)0x00000002)
3619 #define FLASH_CR_MER ((uint32_t)0x00000004)
3620 #define FLASH_CR_MER1 FLASH_CR_MER
3621 #define FLASH_CR_SNB ((uint32_t)0x000000F8)
3622 #define FLASH_CR_SNB_0 ((uint32_t)0x00000008)
3623 #define FLASH_CR_SNB_1 ((uint32_t)0x00000010)
3624 #define FLASH_CR_SNB_2 ((uint32_t)0x00000020)
3625 #define FLASH_CR_SNB_3 ((uint32_t)0x00000040)
3626 #define FLASH_CR_SNB_4 ((uint32_t)0x00000080)
3627 #define FLASH_CR_PSIZE ((uint32_t)0x00000300)
3628 #define FLASH_CR_PSIZE_0 ((uint32_t)0x00000100)
3629 #define FLASH_CR_PSIZE_1 ((uint32_t)0x00000200)
3630 #define FLASH_CR_MER2 ((uint32_t)0x00008000)
3631 #define FLASH_CR_STRT ((uint32_t)0x00010000)
3632 #define FLASH_CR_EOPIE ((uint32_t)0x01000000)
3633 #define FLASH_CR_LOCK ((uint32_t)0x80000000)
3634
3635 /******************* Bits definition for FLASH_OPTCR register ***************/
3636 #define FLASH_OPTCR_OPTLOCK ((uint32_t)0x00000001)
3637 #define FLASH_OPTCR_OPTSTRT ((uint32_t)0x00000002)
3638 #define FLASH_OPTCR_BOR_LEV_0 ((uint32_t)0x00000004)
3639 #define FLASH_OPTCR_BOR_LEV_1 ((uint32_t)0x00000008)
3640 #define FLASH_OPTCR_BOR_LEV ((uint32_t)0x0000000C)
3641 #define FLASH_OPTCR_BFB2 ((uint32_t)0x00000010)
3642 #define FLASH_OPTCR_WDG_SW ((uint32_t)0x00000020)
3643 #define FLASH_OPTCR_nRST_STOP ((uint32_t)0x00000040)
3644 #define FLASH_OPTCR_nRST_STDBY ((uint32_t)0x00000080)
3645 #define FLASH_OPTCR_RDP ((uint32_t)0x0000FF00)
3646 #define FLASH_OPTCR_RDP_0 ((uint32_t)0x00000100)
3647 #define FLASH_OPTCR_RDP_1 ((uint32_t)0x00000200)
3648 #define FLASH_OPTCR_RDP_2 ((uint32_t)0x00000400)
3649 #define FLASH_OPTCR_RDP_3 ((uint32_t)0x00000800)
3650 #define FLASH_OPTCR_RDP_4 ((uint32_t)0x00001000)
3651 #define FLASH_OPTCR_RDP_5 ((uint32_t)0x00002000)
3652 #define FLASH_OPTCR_RDP_6 ((uint32_t)0x00004000)
3653 #define FLASH_OPTCR_RDP_7 ((uint32_t)0x00008000)
3654 #define FLASH_OPTCR_nWRP ((uint32_t)0x0FFF0000)
3655 #define FLASH_OPTCR_nWRP_0 ((uint32_t)0x00010000)
3656 #define FLASH_OPTCR_nWRP_1 ((uint32_t)0x00020000)
3657 #define FLASH_OPTCR_nWRP_2 ((uint32_t)0x00040000)
3658 #define FLASH_OPTCR_nWRP_3 ((uint32_t)0x00080000)
3659 #define FLASH_OPTCR_nWRP_4 ((uint32_t)0x00100000)
3660 #define FLASH_OPTCR_nWRP_5 ((uint32_t)0x00200000)
3661 #define FLASH_OPTCR_nWRP_6 ((uint32_t)0x00400000)
3662 #define FLASH_OPTCR_nWRP_7 ((uint32_t)0x00800000)
3663 #define FLASH_OPTCR_nWRP_8 ((uint32_t)0x01000000)
3664 #define FLASH_OPTCR_nWRP_9 ((uint32_t)0x02000000)
3665 #define FLASH_OPTCR_nWRP_10 ((uint32_t)0x04000000)
3666 #define FLASH_OPTCR_nWRP_11 ((uint32_t)0x08000000)
3667 #define FLASH_OPTCR_DB1M ((uint32_t)0x40000000)
3668 #define FLASH_OPTCR_SPRMOD ((uint32_t)0x80000000)
3669
3670 /****************** Bits definition for FLASH_OPTCR1 register ***************/
3671 #define FLASH_OPTCR1_nWRP ((uint32_t)0x0FFF0000)
3672 #define FLASH_OPTCR1_nWRP_0 ((uint32_t)0x00010000)
3673 #define FLASH_OPTCR1_nWRP_1 ((uint32_t)0x00020000)
3674 #define FLASH_OPTCR1_nWRP_2 ((uint32_t)0x00040000)
3675 #define FLASH_OPTCR1_nWRP_3 ((uint32_t)0x00080000)
3676 #define FLASH_OPTCR1_nWRP_4 ((uint32_t)0x00100000)
3677 #define FLASH_OPTCR1_nWRP_5 ((uint32_t)0x00200000)
3678 #define FLASH_OPTCR1_nWRP_6 ((uint32_t)0x00400000)
3679 #define FLASH_OPTCR1_nWRP_7 ((uint32_t)0x00800000)
3680 #define FLASH_OPTCR1_nWRP_8 ((uint32_t)0x01000000)
3681 #define FLASH_OPTCR1_nWRP_9 ((uint32_t)0x02000000)
3682 #define FLASH_OPTCR1_nWRP_10 ((uint32_t)0x04000000)
3683 #define FLASH_OPTCR1_nWRP_11 ((uint32_t)0x08000000)
3684
3685 /******************************************************************************/
3686 /* */
3687 /* Flexible Memory Controller */
3688 /* */
3689 /******************************************************************************/
3690 /****************** Bit definition for FMC_BCR1 register *******************/
3691 #define FMC_BCR1_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
3692 #define FMC_BCR1_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
3693
3694 #define FMC_BCR1_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
3695 #define FMC_BCR1_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
3696 #define FMC_BCR1_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
3697
3698 #define FMC_BCR1_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
3699 #define FMC_BCR1_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
3700 #define FMC_BCR1_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
3701
3702 #define FMC_BCR1_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
3703 #define FMC_BCR1_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
3704 #define FMC_BCR1_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
3705 #define FMC_BCR1_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
3706 #define FMC_BCR1_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
3707 #define FMC_BCR1_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
3708 #define FMC_BCR1_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
3709 #define FMC_BCR1_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
3710 #define FMC_BCR1_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
3711 #define FMC_BCR1_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
3712 #define FMC_BCR1_CCLKEN ((uint32_t)0x00100000) /*!<Continous clock enable */
3713
3714 /****************** Bit definition for FMC_BCR2 register *******************/
3715 #define FMC_BCR2_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
3716 #define FMC_BCR2_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
3717
3718 #define FMC_BCR2_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
3719 #define FMC_BCR2_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
3720 #define FMC_BCR2_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
3721
3722 #define FMC_BCR2_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
3723 #define FMC_BCR2_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
3724 #define FMC_BCR2_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
3725
3726 #define FMC_BCR2_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
3727 #define FMC_BCR2_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
3728 #define FMC_BCR2_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
3729 #define FMC_BCR2_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
3730 #define FMC_BCR2_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
3731 #define FMC_BCR2_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
3732 #define FMC_BCR2_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
3733 #define FMC_BCR2_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
3734 #define FMC_BCR2_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
3735 #define FMC_BCR2_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
3736
3737 /****************** Bit definition for FMC_BCR3 register *******************/
3738 #define FMC_BCR3_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
3739 #define FMC_BCR3_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
3740
3741 #define FMC_BCR3_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
3742 #define FMC_BCR3_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
3743 #define FMC_BCR3_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
3744
3745 #define FMC_BCR3_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
3746 #define FMC_BCR3_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
3747 #define FMC_BCR3_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
3748
3749 #define FMC_BCR3_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
3750 #define FMC_BCR3_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
3751 #define FMC_BCR3_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
3752 #define FMC_BCR3_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
3753 #define FMC_BCR3_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
3754 #define FMC_BCR3_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
3755 #define FMC_BCR3_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
3756 #define FMC_BCR3_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
3757 #define FMC_BCR3_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
3758 #define FMC_BCR3_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
3759
3760 /****************** Bit definition for FMC_BCR4 register *******************/
3761 #define FMC_BCR4_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
3762 #define FMC_BCR4_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
3763
3764 #define FMC_BCR4_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
3765 #define FMC_BCR4_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
3766 #define FMC_BCR4_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
3767
3768 #define FMC_BCR4_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
3769 #define FMC_BCR4_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
3770 #define FMC_BCR4_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
3771
3772 #define FMC_BCR4_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
3773 #define FMC_BCR4_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
3774 #define FMC_BCR4_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
3775 #define FMC_BCR4_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
3776 #define FMC_BCR4_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
3777 #define FMC_BCR4_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
3778 #define FMC_BCR4_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
3779 #define FMC_BCR4_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
3780 #define FMC_BCR4_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
3781 #define FMC_BCR4_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
3782
3783 /****************** Bit definition for FMC_BTR1 register ******************/
3784 #define FMC_BTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
3785 #define FMC_BTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
3786 #define FMC_BTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
3787 #define FMC_BTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
3788 #define FMC_BTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
3789
3790 #define FMC_BTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
3791 #define FMC_BTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
3792 #define FMC_BTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
3793 #define FMC_BTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
3794 #define FMC_BTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
3795
3796 #define FMC_BTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
3797 #define FMC_BTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
3798 #define FMC_BTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
3799 #define FMC_BTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
3800 #define FMC_BTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
3801 #define FMC_BTR1_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
3802 #define FMC_BTR1_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
3803 #define FMC_BTR1_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
3804 #define FMC_BTR1_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
3805
3806 #define FMC_BTR1_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
3807 #define FMC_BTR1_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
3808 #define FMC_BTR1_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
3809 #define FMC_BTR1_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
3810 #define FMC_BTR1_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
3811
3812 #define FMC_BTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
3813 #define FMC_BTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
3814 #define FMC_BTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
3815 #define FMC_BTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
3816 #define FMC_BTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
3817
3818 #define FMC_BTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
3819 #define FMC_BTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
3820 #define FMC_BTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
3821 #define FMC_BTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
3822 #define FMC_BTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
3823
3824 #define FMC_BTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
3825 #define FMC_BTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
3826 #define FMC_BTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
3827
3828 /****************** Bit definition for FMC_BTR2 register *******************/
3829 #define FMC_BTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
3830 #define FMC_BTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
3831 #define FMC_BTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
3832 #define FMC_BTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
3833 #define FMC_BTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
3834
3835 #define FMC_BTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
3836 #define FMC_BTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
3837 #define FMC_BTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
3838 #define FMC_BTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
3839 #define FMC_BTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
3840
3841 #define FMC_BTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
3842 #define FMC_BTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
3843 #define FMC_BTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
3844 #define FMC_BTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
3845 #define FMC_BTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
3846 #define FMC_BTR2_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
3847 #define FMC_BTR2_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
3848 #define FMC_BTR2_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
3849 #define FMC_BTR2_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
3850
3851 #define FMC_BTR2_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
3852 #define FMC_BTR2_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
3853 #define FMC_BTR2_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
3854 #define FMC_BTR2_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
3855 #define FMC_BTR2_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
3856
3857 #define FMC_BTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
3858 #define FMC_BTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
3859 #define FMC_BTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
3860 #define FMC_BTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
3861 #define FMC_BTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
3862
3863 #define FMC_BTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
3864 #define FMC_BTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
3865 #define FMC_BTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
3866 #define FMC_BTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
3867 #define FMC_BTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
3868
3869 #define FMC_BTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
3870 #define FMC_BTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
3871 #define FMC_BTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
3872
3873 /******************* Bit definition for FMC_BTR3 register *******************/
3874 #define FMC_BTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
3875 #define FMC_BTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
3876 #define FMC_BTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
3877 #define FMC_BTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
3878 #define FMC_BTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
3879
3880 #define FMC_BTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
3881 #define FMC_BTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
3882 #define FMC_BTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
3883 #define FMC_BTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
3884 #define FMC_BTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
3885
3886 #define FMC_BTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
3887 #define FMC_BTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
3888 #define FMC_BTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
3889 #define FMC_BTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
3890 #define FMC_BTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
3891 #define FMC_BTR3_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
3892 #define FMC_BTR3_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
3893 #define FMC_BTR3_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
3894 #define FMC_BTR3_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
3895
3896 #define FMC_BTR3_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
3897 #define FMC_BTR3_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
3898 #define FMC_BTR3_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
3899 #define FMC_BTR3_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
3900 #define FMC_BTR3_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
3901
3902 #define FMC_BTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
3903 #define FMC_BTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
3904 #define FMC_BTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
3905 #define FMC_BTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
3906 #define FMC_BTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
3907
3908 #define FMC_BTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
3909 #define FMC_BTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
3910 #define FMC_BTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
3911 #define FMC_BTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
3912 #define FMC_BTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
3913
3914 #define FMC_BTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
3915 #define FMC_BTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
3916 #define FMC_BTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
3917
3918 /****************** Bit definition for FMC_BTR4 register *******************/
3919 #define FMC_BTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
3920 #define FMC_BTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
3921 #define FMC_BTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
3922 #define FMC_BTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
3923 #define FMC_BTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
3924
3925 #define FMC_BTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
3926 #define FMC_BTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
3927 #define FMC_BTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
3928 #define FMC_BTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
3929 #define FMC_BTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
3930
3931 #define FMC_BTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
3932 #define FMC_BTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
3933 #define FMC_BTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
3934 #define FMC_BTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
3935 #define FMC_BTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
3936 #define FMC_BTR4_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
3937 #define FMC_BTR4_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
3938 #define FMC_BTR4_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
3939 #define FMC_BTR4_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
3940
3941 #define FMC_BTR4_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
3942 #define FMC_BTR4_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
3943 #define FMC_BTR4_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
3944 #define FMC_BTR4_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
3945 #define FMC_BTR4_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
3946
3947 #define FMC_BTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
3948 #define FMC_BTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
3949 #define FMC_BTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
3950 #define FMC_BTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
3951 #define FMC_BTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
3952
3953 #define FMC_BTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
3954 #define FMC_BTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
3955 #define FMC_BTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
3956 #define FMC_BTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
3957 #define FMC_BTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
3958
3959 #define FMC_BTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
3960 #define FMC_BTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
3961 #define FMC_BTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
3962
3963 /****************** Bit definition for FMC_BWTR1 register ******************/
3964 #define FMC_BWTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
3965 #define FMC_BWTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
3966 #define FMC_BWTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
3967 #define FMC_BWTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
3968 #define FMC_BWTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
3969
3970 #define FMC_BWTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
3971 #define FMC_BWTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
3972 #define FMC_BWTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
3973 #define FMC_BWTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
3974 #define FMC_BWTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
3975
3976 #define FMC_BWTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
3977 #define FMC_BWTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
3978 #define FMC_BWTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
3979 #define FMC_BWTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
3980 #define FMC_BWTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
3981 #define FMC_BWTR1_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
3982 #define FMC_BWTR1_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
3983 #define FMC_BWTR1_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
3984 #define FMC_BWTR1_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
3985
3986 #define FMC_BWTR1_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
3987 #define FMC_BWTR1_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
3988 #define FMC_BWTR1_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
3989 #define FMC_BWTR1_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
3990 #define FMC_BWTR1_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
3991
3992 #define FMC_BWTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
3993 #define FMC_BWTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
3994 #define FMC_BWTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
3995 #define FMC_BWTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
3996 #define FMC_BWTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
3997
3998 #define FMC_BWTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
3999 #define FMC_BWTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4000 #define FMC_BWTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4001 #define FMC_BWTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4002 #define FMC_BWTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4003
4004 #define FMC_BWTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
4005 #define FMC_BWTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
4006 #define FMC_BWTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
4007
4008 /****************** Bit definition for FMC_BWTR2 register ******************/
4009 #define FMC_BWTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
4010 #define FMC_BWTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4011 #define FMC_BWTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4012 #define FMC_BWTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4013 #define FMC_BWTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4014
4015 #define FMC_BWTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
4016 #define FMC_BWTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4017 #define FMC_BWTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4018 #define FMC_BWTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4019 #define FMC_BWTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
4020
4021 #define FMC_BWTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
4022 #define FMC_BWTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4023 #define FMC_BWTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4024 #define FMC_BWTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4025 #define FMC_BWTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4026 #define FMC_BWTR2_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4027 #define FMC_BWTR2_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4028 #define FMC_BWTR2_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4029 #define FMC_BWTR2_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4030
4031 #define FMC_BWTR2_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
4032 #define FMC_BWTR2_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4033 #define FMC_BWTR2_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4034 #define FMC_BWTR2_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4035 #define FMC_BWTR2_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4036
4037 #define FMC_BWTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
4038 #define FMC_BWTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
4039 #define FMC_BWTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1*/
4040 #define FMC_BWTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
4041 #define FMC_BWTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
4042
4043 #define FMC_BWTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
4044 #define FMC_BWTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4045 #define FMC_BWTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4046 #define FMC_BWTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4047 #define FMC_BWTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4048
4049 #define FMC_BWTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
4050 #define FMC_BWTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
4051 #define FMC_BWTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
4052
4053 /****************** Bit definition for FMC_BWTR3 register ******************/
4054 #define FMC_BWTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
4055 #define FMC_BWTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4056 #define FMC_BWTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4057 #define FMC_BWTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4058 #define FMC_BWTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4059
4060 #define FMC_BWTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
4061 #define FMC_BWTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4062 #define FMC_BWTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4063 #define FMC_BWTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4064 #define FMC_BWTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
4065
4066 #define FMC_BWTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
4067 #define FMC_BWTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4068 #define FMC_BWTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4069 #define FMC_BWTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4070 #define FMC_BWTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4071 #define FMC_BWTR3_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4072 #define FMC_BWTR3_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4073 #define FMC_BWTR3_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4074 #define FMC_BWTR3_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4075
4076 #define FMC_BWTR3_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
4077 #define FMC_BWTR3_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4078 #define FMC_BWTR3_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4079 #define FMC_BWTR3_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4080 #define FMC_BWTR3_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4081
4082 #define FMC_BWTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
4083 #define FMC_BWTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
4084 #define FMC_BWTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
4085 #define FMC_BWTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
4086 #define FMC_BWTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
4087
4088 #define FMC_BWTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
4089 #define FMC_BWTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4090 #define FMC_BWTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4091 #define FMC_BWTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4092 #define FMC_BWTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4093
4094 #define FMC_BWTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
4095 #define FMC_BWTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
4096 #define FMC_BWTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
4097
4098 /****************** Bit definition for FMC_BWTR4 register ******************/
4099 #define FMC_BWTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
4100 #define FMC_BWTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4101 #define FMC_BWTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4102 #define FMC_BWTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4103 #define FMC_BWTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4104
4105 #define FMC_BWTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
4106 #define FMC_BWTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4107 #define FMC_BWTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4108 #define FMC_BWTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4109 #define FMC_BWTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
4110
4111 #define FMC_BWTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
4112 #define FMC_BWTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4113 #define FMC_BWTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4114 #define FMC_BWTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4115 #define FMC_BWTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4116 #define FMC_BWTR4_DATAST_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4117 #define FMC_BWTR4_DATAST_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4118 #define FMC_BWTR4_DATAST_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4119 #define FMC_BWTR4_DATAST_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4120
4121 #define FMC_BWTR4_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
4122 #define FMC_BWTR4_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4123 #define FMC_BWTR4_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4124 #define FMC_BWTR4_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4125 #define FMC_BWTR4_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4126
4127 #define FMC_BWTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
4128 #define FMC_BWTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
4129 #define FMC_BWTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
4130 #define FMC_BWTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
4131 #define FMC_BWTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
4132
4133 #define FMC_BWTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
4134 #define FMC_BWTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4135 #define FMC_BWTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4136 #define FMC_BWTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4137 #define FMC_BWTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4138
4139 #define FMC_BWTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
4140 #define FMC_BWTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
4141 #define FMC_BWTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
4142
4143 /****************** Bit definition for FMC_PCR2 register *******************/
4144 #define FMC_PCR2_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
4145 #define FMC_PCR2_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
4146 #define FMC_PCR2_PTYP ((uint32_t)0x00000008) /*!<Memory type */
4147
4148 #define FMC_PCR2_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
4149 #define FMC_PCR2_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4150 #define FMC_PCR2_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4151
4152 #define FMC_PCR2_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
4153
4154 #define FMC_PCR2_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
4155 #define FMC_PCR2_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
4156 #define FMC_PCR2_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
4157 #define FMC_PCR2_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
4158 #define FMC_PCR2_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
4159
4160 #define FMC_PCR2_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
4161 #define FMC_PCR2_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
4162 #define FMC_PCR2_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
4163 #define FMC_PCR2_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
4164 #define FMC_PCR2_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
4165
4166 #define FMC_PCR2_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[1:0] bits (ECC page size) */
4167 #define FMC_PCR2_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
4168 #define FMC_PCR2_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
4169 #define FMC_PCR2_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
4170
4171 /****************** Bit definition for FMC_PCR3 register *******************/
4172 #define FMC_PCR3_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
4173 #define FMC_PCR3_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
4174 #define FMC_PCR3_PTYP ((uint32_t)0x00000008) /*!<Memory type */
4175
4176 #define FMC_PCR3_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
4177 #define FMC_PCR3_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4178 #define FMC_PCR3_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4179
4180 #define FMC_PCR3_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
4181
4182 #define FMC_PCR3_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
4183 #define FMC_PCR3_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
4184 #define FMC_PCR3_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
4185 #define FMC_PCR3_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
4186 #define FMC_PCR3_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
4187
4188 #define FMC_PCR3_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
4189 #define FMC_PCR3_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
4190 #define FMC_PCR3_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
4191 #define FMC_PCR3_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
4192 #define FMC_PCR3_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
4193
4194 #define FMC_PCR3_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[2:0] bits (ECC page size) */
4195 #define FMC_PCR3_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
4196 #define FMC_PCR3_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
4197 #define FMC_PCR3_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
4198
4199 /****************** Bit definition for FMC_PCR4 register *******************/
4200 #define FMC_PCR4_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
4201 #define FMC_PCR4_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
4202 #define FMC_PCR4_PTYP ((uint32_t)0x00000008) /*!<Memory type */
4203
4204 #define FMC_PCR4_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
4205 #define FMC_PCR4_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4206 #define FMC_PCR4_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4207
4208 #define FMC_PCR4_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
4209
4210 #define FMC_PCR4_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
4211 #define FMC_PCR4_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
4212 #define FMC_PCR4_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
4213 #define FMC_PCR4_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
4214 #define FMC_PCR4_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
4215
4216 #define FMC_PCR4_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
4217 #define FMC_PCR4_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
4218 #define FMC_PCR4_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
4219 #define FMC_PCR4_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
4220 #define FMC_PCR4_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
4221
4222 #define FMC_PCR4_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[2:0] bits (ECC page size) */
4223 #define FMC_PCR4_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
4224 #define FMC_PCR4_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
4225 #define FMC_PCR4_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
4226
4227 /******************* Bit definition for FMC_SR2 register *******************/
4228 #define FMC_SR2_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
4229 #define FMC_SR2_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
4230 #define FMC_SR2_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
4231 #define FMC_SR2_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
4232 #define FMC_SR2_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
4233 #define FMC_SR2_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
4234 #define FMC_SR2_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
4235
4236 /******************* Bit definition for FMC_SR3 register *******************/
4237 #define FMC_SR3_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
4238 #define FMC_SR3_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
4239 #define FMC_SR3_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
4240 #define FMC_SR3_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
4241 #define FMC_SR3_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
4242 #define FMC_SR3_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
4243 #define FMC_SR3_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
4244
4245 /******************* Bit definition for FMC_SR4 register *******************/
4246 #define FMC_SR4_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
4247 #define FMC_SR4_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
4248 #define FMC_SR4_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
4249 #define FMC_SR4_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
4250 #define FMC_SR4_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
4251 #define FMC_SR4_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
4252 #define FMC_SR4_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
4253
4254 /****************** Bit definition for FMC_PMEM2 register ******************/
4255 #define FMC_PMEM2_MEMSET2 ((uint32_t)0x000000FF) /*!<MEMSET2[7:0] bits (Common memory 2 setup time) */
4256 #define FMC_PMEM2_MEMSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4257 #define FMC_PMEM2_MEMSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4258 #define FMC_PMEM2_MEMSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4259 #define FMC_PMEM2_MEMSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4260 #define FMC_PMEM2_MEMSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */
4261 #define FMC_PMEM2_MEMSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */
4262 #define FMC_PMEM2_MEMSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */
4263 #define FMC_PMEM2_MEMSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */
4264
4265 #define FMC_PMEM2_MEMWAIT2 ((uint32_t)0x0000FF00) /*!<MEMWAIT2[7:0] bits (Common memory 2 wait time) */
4266 #define FMC_PMEM2_MEMWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4267 #define FMC_PMEM2_MEMWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4268 #define FMC_PMEM2_MEMWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4269 #define FMC_PMEM2_MEMWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4270 #define FMC_PMEM2_MEMWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4271 #define FMC_PMEM2_MEMWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4272 #define FMC_PMEM2_MEMWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4273 #define FMC_PMEM2_MEMWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4274
4275 #define FMC_PMEM2_MEMHOLD2 ((uint32_t)0x00FF0000) /*!<MEMHOLD2[7:0] bits (Common memory 2 hold time) */
4276 #define FMC_PMEM2_MEMHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4277 #define FMC_PMEM2_MEMHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4278 #define FMC_PMEM2_MEMHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4279 #define FMC_PMEM2_MEMHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4280 #define FMC_PMEM2_MEMHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */
4281 #define FMC_PMEM2_MEMHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */
4282 #define FMC_PMEM2_MEMHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */
4283 #define FMC_PMEM2_MEMHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */
4284
4285 #define FMC_PMEM2_MEMHIZ2 ((uint32_t)0xFF000000) /*!<MEMHIZ2[7:0] bits (Common memory 2 databus HiZ time) */
4286 #define FMC_PMEM2_MEMHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4287 #define FMC_PMEM2_MEMHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4288 #define FMC_PMEM2_MEMHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4289 #define FMC_PMEM2_MEMHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4290 #define FMC_PMEM2_MEMHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */
4291 #define FMC_PMEM2_MEMHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */
4292 #define FMC_PMEM2_MEMHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */
4293 #define FMC_PMEM2_MEMHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */
4294
4295 /****************** Bit definition for FMC_PMEM3 register ******************/
4296 #define FMC_PMEM3_MEMSET3 ((uint32_t)0x000000FF) /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */
4297 #define FMC_PMEM3_MEMSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4298 #define FMC_PMEM3_MEMSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4299 #define FMC_PMEM3_MEMSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4300 #define FMC_PMEM3_MEMSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4301 #define FMC_PMEM3_MEMSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */
4302 #define FMC_PMEM3_MEMSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */
4303 #define FMC_PMEM3_MEMSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */
4304 #define FMC_PMEM3_MEMSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */
4305
4306 #define FMC_PMEM3_MEMWAIT3 ((uint32_t)0x0000FF00) /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */
4307 #define FMC_PMEM3_MEMWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4308 #define FMC_PMEM3_MEMWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4309 #define FMC_PMEM3_MEMWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4310 #define FMC_PMEM3_MEMWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4311 #define FMC_PMEM3_MEMWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4312 #define FMC_PMEM3_MEMWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4313 #define FMC_PMEM3_MEMWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4314 #define FMC_PMEM3_MEMWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4315
4316 #define FMC_PMEM3_MEMHOLD3 ((uint32_t)0x00FF0000) /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */
4317 #define FMC_PMEM3_MEMHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4318 #define FMC_PMEM3_MEMHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4319 #define FMC_PMEM3_MEMHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4320 #define FMC_PMEM3_MEMHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4321 #define FMC_PMEM3_MEMHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */
4322 #define FMC_PMEM3_MEMHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */
4323 #define FMC_PMEM3_MEMHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */
4324 #define FMC_PMEM3_MEMHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */
4325
4326 #define FMC_PMEM3_MEMHIZ3 ((uint32_t)0xFF000000) /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */
4327 #define FMC_PMEM3_MEMHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4328 #define FMC_PMEM3_MEMHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4329 #define FMC_PMEM3_MEMHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4330 #define FMC_PMEM3_MEMHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4331 #define FMC_PMEM3_MEMHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */
4332 #define FMC_PMEM3_MEMHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */
4333 #define FMC_PMEM3_MEMHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */
4334 #define FMC_PMEM3_MEMHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */
4335
4336 /****************** Bit definition for FMC_PMEM4 register ******************/
4337 #define FMC_PMEM4_MEMSET4 ((uint32_t)0x000000FF) /*!<MEMSET4[7:0] bits (Common memory 4 setup time) */
4338 #define FMC_PMEM4_MEMSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4339 #define FMC_PMEM4_MEMSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4340 #define FMC_PMEM4_MEMSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4341 #define FMC_PMEM4_MEMSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4342 #define FMC_PMEM4_MEMSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */
4343 #define FMC_PMEM4_MEMSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */
4344 #define FMC_PMEM4_MEMSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */
4345 #define FMC_PMEM4_MEMSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */
4346
4347 #define FMC_PMEM4_MEMWAIT4 ((uint32_t)0x0000FF00) /*!<MEMWAIT4[7:0] bits (Common memory 4 wait time) */
4348 #define FMC_PMEM4_MEMWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4349 #define FMC_PMEM4_MEMWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4350 #define FMC_PMEM4_MEMWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4351 #define FMC_PMEM4_MEMWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4352 #define FMC_PMEM4_MEMWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4353 #define FMC_PMEM4_MEMWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4354 #define FMC_PMEM4_MEMWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4355 #define FMC_PMEM4_MEMWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4356
4357 #define FMC_PMEM4_MEMHOLD4 ((uint32_t)0x00FF0000) /*!<MEMHOLD4[7:0] bits (Common memory 4 hold time) */
4358 #define FMC_PMEM4_MEMHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4359 #define FMC_PMEM4_MEMHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4360 #define FMC_PMEM4_MEMHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4361 #define FMC_PMEM4_MEMHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4362 #define FMC_PMEM4_MEMHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */
4363 #define FMC_PMEM4_MEMHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */
4364 #define FMC_PMEM4_MEMHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */
4365 #define FMC_PMEM4_MEMHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */
4366
4367 #define FMC_PMEM4_MEMHIZ4 ((uint32_t)0xFF000000) /*!<MEMHIZ4[7:0] bits (Common memory 4 databus HiZ time) */
4368 #define FMC_PMEM4_MEMHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4369 #define FMC_PMEM4_MEMHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4370 #define FMC_PMEM4_MEMHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4371 #define FMC_PMEM4_MEMHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4372 #define FMC_PMEM4_MEMHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */
4373 #define FMC_PMEM4_MEMHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */
4374 #define FMC_PMEM4_MEMHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */
4375 #define FMC_PMEM4_MEMHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */
4376
4377 /****************** Bit definition for FMC_PATT2 register ******************/
4378 #define FMC_PATT2_ATTSET2 ((uint32_t)0x000000FF) /*!<ATTSET2[7:0] bits (Attribute memory 2 setup time) */
4379 #define FMC_PATT2_ATTSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4380 #define FMC_PATT2_ATTSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4381 #define FMC_PATT2_ATTSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4382 #define FMC_PATT2_ATTSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4383 #define FMC_PATT2_ATTSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */
4384 #define FMC_PATT2_ATTSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */
4385 #define FMC_PATT2_ATTSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */
4386 #define FMC_PATT2_ATTSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */
4387
4388 #define FMC_PATT2_ATTWAIT2 ((uint32_t)0x0000FF00) /*!<ATTWAIT2[7:0] bits (Attribute memory 2 wait time) */
4389 #define FMC_PATT2_ATTWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4390 #define FMC_PATT2_ATTWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4391 #define FMC_PATT2_ATTWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4392 #define FMC_PATT2_ATTWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4393 #define FMC_PATT2_ATTWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4394 #define FMC_PATT2_ATTWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4395 #define FMC_PATT2_ATTWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4396 #define FMC_PATT2_ATTWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4397
4398 #define FMC_PATT2_ATTHOLD2 ((uint32_t)0x00FF0000) /*!<ATTHOLD2[7:0] bits (Attribute memory 2 hold time) */
4399 #define FMC_PATT2_ATTHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4400 #define FMC_PATT2_ATTHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4401 #define FMC_PATT2_ATTHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4402 #define FMC_PATT2_ATTHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4403 #define FMC_PATT2_ATTHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */
4404 #define FMC_PATT2_ATTHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */
4405 #define FMC_PATT2_ATTHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */
4406 #define FMC_PATT2_ATTHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */
4407
4408 #define FMC_PATT2_ATTHIZ2 ((uint32_t)0xFF000000) /*!<ATTHIZ2[7:0] bits (Attribute memory 2 databus HiZ time) */
4409 #define FMC_PATT2_ATTHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4410 #define FMC_PATT2_ATTHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4411 #define FMC_PATT2_ATTHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4412 #define FMC_PATT2_ATTHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4413 #define FMC_PATT2_ATTHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */
4414 #define FMC_PATT2_ATTHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */
4415 #define FMC_PATT2_ATTHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */
4416 #define FMC_PATT2_ATTHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */
4417
4418 /****************** Bit definition for FMC_PATT3 register ******************/
4419 #define FMC_PATT3_ATTSET3 ((uint32_t)0x000000FF) /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */
4420 #define FMC_PATT3_ATTSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4421 #define FMC_PATT3_ATTSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4422 #define FMC_PATT3_ATTSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4423 #define FMC_PATT3_ATTSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4424 #define FMC_PATT3_ATTSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */
4425 #define FMC_PATT3_ATTSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */
4426 #define FMC_PATT3_ATTSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */
4427 #define FMC_PATT3_ATTSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */
4428
4429 #define FMC_PATT3_ATTWAIT3 ((uint32_t)0x0000FF00) /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */
4430 #define FMC_PATT3_ATTWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4431 #define FMC_PATT3_ATTWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4432 #define FMC_PATT3_ATTWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4433 #define FMC_PATT3_ATTWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4434 #define FMC_PATT3_ATTWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4435 #define FMC_PATT3_ATTWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4436 #define FMC_PATT3_ATTWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4437 #define FMC_PATT3_ATTWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4438
4439 #define FMC_PATT3_ATTHOLD3 ((uint32_t)0x00FF0000) /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */
4440 #define FMC_PATT3_ATTHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4441 #define FMC_PATT3_ATTHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4442 #define FMC_PATT3_ATTHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4443 #define FMC_PATT3_ATTHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4444 #define FMC_PATT3_ATTHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */
4445 #define FMC_PATT3_ATTHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */
4446 #define FMC_PATT3_ATTHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */
4447 #define FMC_PATT3_ATTHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */
4448
4449 #define FMC_PATT3_ATTHIZ3 ((uint32_t)0xFF000000) /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */
4450 #define FMC_PATT3_ATTHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4451 #define FMC_PATT3_ATTHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4452 #define FMC_PATT3_ATTHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4453 #define FMC_PATT3_ATTHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4454 #define FMC_PATT3_ATTHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */
4455 #define FMC_PATT3_ATTHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */
4456 #define FMC_PATT3_ATTHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */
4457 #define FMC_PATT3_ATTHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */
4458
4459 /****************** Bit definition for FMC_PATT4 register ******************/
4460 #define FMC_PATT4_ATTSET4 ((uint32_t)0x000000FF) /*!<ATTSET4[7:0] bits (Attribute memory 4 setup time) */
4461 #define FMC_PATT4_ATTSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4462 #define FMC_PATT4_ATTSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4463 #define FMC_PATT4_ATTSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4464 #define FMC_PATT4_ATTSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4465 #define FMC_PATT4_ATTSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */
4466 #define FMC_PATT4_ATTSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */
4467 #define FMC_PATT4_ATTSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */
4468 #define FMC_PATT4_ATTSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */
4469
4470 #define FMC_PATT4_ATTWAIT4 ((uint32_t)0x0000FF00) /*!<ATTWAIT4[7:0] bits (Attribute memory 4 wait time) */
4471 #define FMC_PATT4_ATTWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4472 #define FMC_PATT4_ATTWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4473 #define FMC_PATT4_ATTWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4474 #define FMC_PATT4_ATTWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4475 #define FMC_PATT4_ATTWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4476 #define FMC_PATT4_ATTWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4477 #define FMC_PATT4_ATTWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4478 #define FMC_PATT4_ATTWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4479
4480 #define FMC_PATT4_ATTHOLD4 ((uint32_t)0x00FF0000) /*!<ATTHOLD4[7:0] bits (Attribute memory 4 hold time) */
4481 #define FMC_PATT4_ATTHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4482 #define FMC_PATT4_ATTHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4483 #define FMC_PATT4_ATTHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4484 #define FMC_PATT4_ATTHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4485 #define FMC_PATT4_ATTHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */
4486 #define FMC_PATT4_ATTHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */
4487 #define FMC_PATT4_ATTHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */
4488 #define FMC_PATT4_ATTHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */
4489
4490 #define FMC_PATT4_ATTHIZ4 ((uint32_t)0xFF000000) /*!<ATTHIZ4[7:0] bits (Attribute memory 4 databus HiZ time) */
4491 #define FMC_PATT4_ATTHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4492 #define FMC_PATT4_ATTHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4493 #define FMC_PATT4_ATTHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4494 #define FMC_PATT4_ATTHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4495 #define FMC_PATT4_ATTHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */
4496 #define FMC_PATT4_ATTHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */
4497 #define FMC_PATT4_ATTHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */
4498 #define FMC_PATT4_ATTHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */
4499
4500 /****************** Bit definition for FMC_PIO4 register *******************/
4501 #define FMC_PIO4_IOSET4 ((uint32_t)0x000000FF) /*!<IOSET4[7:0] bits (I/O 4 setup time) */
4502 #define FMC_PIO4_IOSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4503 #define FMC_PIO4_IOSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4504 #define FMC_PIO4_IOSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4505 #define FMC_PIO4_IOSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4506 #define FMC_PIO4_IOSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */
4507 #define FMC_PIO4_IOSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */
4508 #define FMC_PIO4_IOSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */
4509 #define FMC_PIO4_IOSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */
4510
4511 #define FMC_PIO4_IOWAIT4 ((uint32_t)0x0000FF00) /*!<IOWAIT4[7:0] bits (I/O 4 wait time) */
4512 #define FMC_PIO4_IOWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4513 #define FMC_PIO4_IOWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4514 #define FMC_PIO4_IOWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4515 #define FMC_PIO4_IOWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4516 #define FMC_PIO4_IOWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */
4517 #define FMC_PIO4_IOWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */
4518 #define FMC_PIO4_IOWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */
4519 #define FMC_PIO4_IOWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */
4520
4521 #define FMC_PIO4_IOHOLD4 ((uint32_t)0x00FF0000) /*!<IOHOLD4[7:0] bits (I/O 4 hold time) */
4522 #define FMC_PIO4_IOHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4523 #define FMC_PIO4_IOHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4524 #define FMC_PIO4_IOHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4525 #define FMC_PIO4_IOHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */
4526 #define FMC_PIO4_IOHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */
4527 #define FMC_PIO4_IOHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */
4528 #define FMC_PIO4_IOHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */
4529 #define FMC_PIO4_IOHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */
4530
4531 #define FMC_PIO4_IOHIZ4 ((uint32_t)0xFF000000) /*!<IOHIZ4[7:0] bits (I/O 4 databus HiZ time) */
4532 #define FMC_PIO4_IOHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4533 #define FMC_PIO4_IOHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4534 #define FMC_PIO4_IOHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4535 #define FMC_PIO4_IOHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */
4536 #define FMC_PIO4_IOHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */
4537 #define FMC_PIO4_IOHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */
4538 #define FMC_PIO4_IOHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */
4539 #define FMC_PIO4_IOHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */
4540
4541 /****************** Bit definition for FMC_ECCR2 register ******************/
4542 #define FMC_ECCR2_ECC2 ((uint32_t)0xFFFFFFFF) /*!<ECC result */
4543
4544 /****************** Bit definition for FMC_ECCR3 register ******************/
4545 #define FMC_ECCR3_ECC3 ((uint32_t)0xFFFFFFFF) /*!<ECC result */
4546
4547 /****************** Bit definition for FMC_SDCR1 register ******************/
4548 #define FMC_SDCR1_NC ((uint32_t)0x00000003) /*!<NC[1:0] bits (Number of column bits) */
4549 #define FMC_SDCR1_NC_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4550 #define FMC_SDCR1_NC_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4551
4552 #define FMC_SDCR1_NR ((uint32_t)0x0000000C) /*!<NR[1:0] bits (Number of row bits) */
4553 #define FMC_SDCR1_NR_0 ((uint32_t)0x00000004) /*!<Bit 0 */
4554 #define FMC_SDCR1_NR_1 ((uint32_t)0x00000008) /*!<Bit 1 */
4555
4556 #define FMC_SDCR1_MWID ((uint32_t)0x00000030) /*!<NR[1:0] bits (Number of row bits) */
4557 #define FMC_SDCR1_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4558 #define FMC_SDCR1_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4559
4560 #define FMC_SDCR1_NB ((uint32_t)0x00000040) /*!<Number of internal bank */
4561
4562 #define FMC_SDCR1_CAS ((uint32_t)0x00000180) /*!<CAS[1:0] bits (CAS latency) */
4563 #define FMC_SDCR1_CAS_0 ((uint32_t)0x00000080) /*!<Bit 0 */
4564 #define FMC_SDCR1_CAS_1 ((uint32_t)0x00000100) /*!<Bit 1 */
4565
4566 #define FMC_SDCR1_WP ((uint32_t)0x00000200) /*!<Write protection */
4567
4568 #define FMC_SDCR1_SDCLK ((uint32_t)0x00000C00) /*!<SDRAM clock configuration */
4569 #define FMC_SDCR1_SDCLK_0 ((uint32_t)0x00000400) /*!<Bit 0 */
4570 #define FMC_SDCR1_SDCLK_1 ((uint32_t)0x00000800) /*!<Bit 1 */
4571
4572 #define FMC_SDCR1_RBURST ((uint32_t)0x00001000) /*!<Read burst */
4573
4574 #define FMC_SDCR1_RPIPE ((uint32_t)0x00006000) /*!<Write protection */
4575 #define FMC_SDCR1_RPIPE_0 ((uint32_t)0x00002000) /*!<Bit 0 */
4576 #define FMC_SDCR1_RPIPE_1 ((uint32_t)0x00004000) /*!<Bit 1 */
4577
4578 /****************** Bit definition for FMC_SDCR2 register ******************/
4579 #define FMC_SDCR2_NC ((uint32_t)0x00000003) /*!<NC[1:0] bits (Number of column bits) */
4580 #define FMC_SDCR2_NC_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4581 #define FMC_SDCR2_NC_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4582
4583 #define FMC_SDCR2_NR ((uint32_t)0x0000000C) /*!<NR[1:0] bits (Number of row bits) */
4584 #define FMC_SDCR2_NR_0 ((uint32_t)0x00000004) /*!<Bit 0 */
4585 #define FMC_SDCR2_NR_1 ((uint32_t)0x00000008) /*!<Bit 1 */
4586
4587 #define FMC_SDCR2_MWID ((uint32_t)0x00000030) /*!<NR[1:0] bits (Number of row bits) */
4588 #define FMC_SDCR2_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4589 #define FMC_SDCR2_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4590
4591 #define FMC_SDCR2_NB ((uint32_t)0x00000040) /*!<Number of internal bank */
4592
4593 #define FMC_SDCR2_CAS ((uint32_t)0x00000180) /*!<CAS[1:0] bits (CAS latency) */
4594 #define FMC_SDCR2_CAS_0 ((uint32_t)0x00000080) /*!<Bit 0 */
4595 #define FMC_SDCR2_CAS_1 ((uint32_t)0x00000100) /*!<Bit 1 */
4596
4597 #define FMC_SDCR2_WP ((uint32_t)0x00000200) /*!<Write protection */
4598
4599 #define FMC_SDCR2_SDCLK ((uint32_t)0x00000C00) /*!<SDCLK[1:0] (SDRAM clock configuration) */
4600 #define FMC_SDCR2_SDCLK_0 ((uint32_t)0x00000400) /*!<Bit 0 */
4601 #define FMC_SDCR2_SDCLK_1 ((uint32_t)0x00000800) /*!<Bit 1 */
4602
4603 #define FMC_SDCR2_RBURST ((uint32_t)0x00001000) /*!<Read burst */
4604
4605 #define FMC_SDCR2_RPIPE ((uint32_t)0x00006000) /*!<RPIPE[1:0](Read pipe) */
4606 #define FMC_SDCR2_RPIPE_0 ((uint32_t)0x00002000) /*!<Bit 0 */
4607 #define FMC_SDCR2_RPIPE_1 ((uint32_t)0x00004000) /*!<Bit 1 */
4608
4609 /****************** Bit definition for FMC_SDTR1 register ******************/
4610 #define FMC_SDTR1_TMRD ((uint32_t)0x0000000F) /*!<TMRD[3:0] bits (Load mode register to active) */
4611 #define FMC_SDTR1_TMRD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4612 #define FMC_SDTR1_TMRD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4613 #define FMC_SDTR1_TMRD_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4614 #define FMC_SDTR1_TMRD_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4615
4616 #define FMC_SDTR1_TXSR ((uint32_t)0x000000F0) /*!<TXSR[3:0] bits (Exit self refresh) */
4617 #define FMC_SDTR1_TXSR_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4618 #define FMC_SDTR1_TXSR_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4619 #define FMC_SDTR1_TXSR_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4620 #define FMC_SDTR1_TXSR_3 ((uint32_t)0x00000080) /*!<Bit 3 */
4621
4622 #define FMC_SDTR1_TRAS ((uint32_t)0x00000F00) /*!<TRAS[3:0] bits (Self refresh time) */
4623 #define FMC_SDTR1_TRAS_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4624 #define FMC_SDTR1_TRAS_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4625 #define FMC_SDTR1_TRAS_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4626 #define FMC_SDTR1_TRAS_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4627
4628 #define FMC_SDTR1_TRC ((uint32_t)0x0000F000) /*!<TRC[2:0] bits (Row cycle delay) */
4629 #define FMC_SDTR1_TRC_0 ((uint32_t)0x00001000) /*!<Bit 0 */
4630 #define FMC_SDTR1_TRC_1 ((uint32_t)0x00002000) /*!<Bit 1 */
4631 #define FMC_SDTR1_TRC_2 ((uint32_t)0x00004000) /*!<Bit 2 */
4632
4633 #define FMC_SDTR1_TWR ((uint32_t)0x000F0000) /*!<TRC[2:0] bits (Write recovery delay) */
4634 #define FMC_SDTR1_TWR_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4635 #define FMC_SDTR1_TWR_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4636 #define FMC_SDTR1_TWR_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4637
4638 #define FMC_SDTR1_TRP ((uint32_t)0x00F00000) /*!<TRP[2:0] bits (Row precharge delay) */
4639 #define FMC_SDTR1_TRP_0 ((uint32_t)0x00100000) /*!<Bit 0 */
4640 #define FMC_SDTR1_TRP_1 ((uint32_t)0x00200000) /*!<Bit 1 */
4641 #define FMC_SDTR1_TRP_2 ((uint32_t)0x00400000) /*!<Bit 2 */
4642
4643 #define FMC_SDTR1_TRCD ((uint32_t)0x0F000000) /*!<TRP[2:0] bits (Row to column delay) */
4644 #define FMC_SDTR1_TRCD_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4645 #define FMC_SDTR1_TRCD_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4646 #define FMC_SDTR1_TRCD_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4647
4648 /****************** Bit definition for FMC_SDTR2 register ******************/
4649 #define FMC_SDTR2_TMRD ((uint32_t)0x0000000F) /*!<TMRD[3:0] bits (Load mode register to active) */
4650 #define FMC_SDTR2_TMRD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4651 #define FMC_SDTR2_TMRD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4652 #define FMC_SDTR2_TMRD_2 ((uint32_t)0x00000004) /*!<Bit 2 */
4653 #define FMC_SDTR2_TMRD_3 ((uint32_t)0x00000008) /*!<Bit 3 */
4654
4655 #define FMC_SDTR2_TXSR ((uint32_t)0x000000F0) /*!<TXSR[3:0] bits (Exit self refresh) */
4656 #define FMC_SDTR2_TXSR_0 ((uint32_t)0x00000010) /*!<Bit 0 */
4657 #define FMC_SDTR2_TXSR_1 ((uint32_t)0x00000020) /*!<Bit 1 */
4658 #define FMC_SDTR2_TXSR_2 ((uint32_t)0x00000040) /*!<Bit 2 */
4659 #define FMC_SDTR2_TXSR_3 ((uint32_t)0x00000080) /*!<Bit 3 */
4660
4661 #define FMC_SDTR2_TRAS ((uint32_t)0x00000F00) /*!<TRAS[3:0] bits (Self refresh time) */
4662 #define FMC_SDTR2_TRAS_0 ((uint32_t)0x00000100) /*!<Bit 0 */
4663 #define FMC_SDTR2_TRAS_1 ((uint32_t)0x00000200) /*!<Bit 1 */
4664 #define FMC_SDTR2_TRAS_2 ((uint32_t)0x00000400) /*!<Bit 2 */
4665 #define FMC_SDTR2_TRAS_3 ((uint32_t)0x00000800) /*!<Bit 3 */
4666
4667 #define FMC_SDTR2_TRC ((uint32_t)0x0000F000) /*!<TRC[2:0] bits (Row cycle delay) */
4668 #define FMC_SDTR2_TRC_0 ((uint32_t)0x00001000) /*!<Bit 0 */
4669 #define FMC_SDTR2_TRC_1 ((uint32_t)0x00002000) /*!<Bit 1 */
4670 #define FMC_SDTR2_TRC_2 ((uint32_t)0x00004000) /*!<Bit 2 */
4671
4672 #define FMC_SDTR2_TWR ((uint32_t)0x000F0000) /*!<TRC[2:0] bits (Write recovery delay) */
4673 #define FMC_SDTR2_TWR_0 ((uint32_t)0x00010000) /*!<Bit 0 */
4674 #define FMC_SDTR2_TWR_1 ((uint32_t)0x00020000) /*!<Bit 1 */
4675 #define FMC_SDTR2_TWR_2 ((uint32_t)0x00040000) /*!<Bit 2 */
4676
4677 #define FMC_SDTR2_TRP ((uint32_t)0x00F00000) /*!<TRP[2:0] bits (Row precharge delay) */
4678 #define FMC_SDTR2_TRP_0 ((uint32_t)0x00100000) /*!<Bit 0 */
4679 #define FMC_SDTR2_TRP_1 ((uint32_t)0x00200000) /*!<Bit 1 */
4680 #define FMC_SDTR2_TRP_2 ((uint32_t)0x00400000) /*!<Bit 2 */
4681
4682 #define FMC_SDTR2_TRCD ((uint32_t)0x0F000000) /*!<TRP[2:0] bits (Row to column delay) */
4683 #define FMC_SDTR2_TRCD_0 ((uint32_t)0x01000000) /*!<Bit 0 */
4684 #define FMC_SDTR2_TRCD_1 ((uint32_t)0x02000000) /*!<Bit 1 */
4685 #define FMC_SDTR2_TRCD_2 ((uint32_t)0x04000000) /*!<Bit 2 */
4686
4687 /****************** Bit definition for FMC_SDCMR register ******************/
4688 #define FMC_SDCMR_MODE ((uint32_t)0x00000007) /*!<MODE[2:0] bits (Command mode) */
4689 #define FMC_SDCMR_MODE_0 ((uint32_t)0x00000001) /*!<Bit 0 */
4690 #define FMC_SDCMR_MODE_1 ((uint32_t)0x00000002) /*!<Bit 1 */
4691 #define FMC_SDCMR_MODE_2 ((uint32_t)0x00000003) /*!<Bit 2 */
4692
4693 #define FMC_SDCMR_CTB2 ((uint32_t)0x00000008) /*!<Command target 2 */
4694
4695 #define FMC_SDCMR_CTB1 ((uint32_t)0x00000010) /*!<Command target 1 */
4696
4697 #define FMC_SDCMR_NRFS ((uint32_t)0x000001E0) /*!<NRFS[3:0] bits (Number of auto-refresh) */
4698 #define FMC_SDCMR_NRFS_0 ((uint32_t)0x00000020) /*!<Bit 0 */
4699 #define FMC_SDCMR_NRFS_1 ((uint32_t)0x00000040) /*!<Bit 1 */
4700 #define FMC_SDCMR_NRFS_2 ((uint32_t)0x00000080) /*!<Bit 2 */
4701 #define FMC_SDCMR_NRFS_3 ((uint32_t)0x00000100) /*!<Bit 3 */
4702
4703 #define FMC_SDCMR_MRD ((uint32_t)0x003FFE00) /*!<MRD[12:0] bits (Mode register definition) */
4704
4705 /****************** Bit definition for FMC_SDRTR register ******************/
4706 #define FMC_SDRTR_CRE ((uint32_t)0x00000001) /*!<Clear refresh error flag */
4707
4708 #define FMC_SDRTR_COUNT ((uint32_t)0x00003FFE) /*!<COUNT[12:0] bits (Refresh timer count) */
4709
4710 #define FMC_SDRTR_REIE ((uint32_t)0x00004000) /*!<RES interupt enable */
4711
4712 /****************** Bit definition for FMC_SDSR register ******************/
4713 #define FMC_SDSR_RE ((uint32_t)0x00000001) /*!<Refresh error flag */
4714
4715 #define FMC_SDSR_MODES1 ((uint32_t)0x00000006) /*!<MODES1[1:0]bits (Status mode for bank 1) */
4716 #define FMC_SDSR_MODES1_0 ((uint32_t)0x00000002) /*!<Bit 0 */
4717 #define FMC_SDSR_MODES1_1 ((uint32_t)0x00000004) /*!<Bit 1 */
4718
4719 #define FMC_SDSR_MODES2 ((uint32_t)0x00000018) /*!<MODES2[1:0]bits (Status mode for bank 2) */
4720 #define FMC_SDSR_MODES2_0 ((uint32_t)0x00000008) /*!<Bit 0 */
4721 #define FMC_SDSR_MODES2_1 ((uint32_t)0x00000010) /*!<Bit 1 */
4722 #define FMC_SDSR_BUSY ((uint32_t)0x00000020) /*!<Busy status */
4723
4724
4725
4726 /******************************************************************************/
4727 /* */
4728 /* General Purpose I/O */
4729 /* */
4730 /******************************************************************************/
4731 /****************** Bits definition for GPIO_MODER register *****************/
4732 #define GPIO_MODER_MODER0 ((uint32_t)0x00000003)
4733 #define GPIO_MODER_MODER0_0 ((uint32_t)0x00000001)
4734 #define GPIO_MODER_MODER0_1 ((uint32_t)0x00000002)
4735
4736 #define GPIO_MODER_MODER1 ((uint32_t)0x0000000C)
4737 #define GPIO_MODER_MODER1_0 ((uint32_t)0x00000004)
4738 #define GPIO_MODER_MODER1_1 ((uint32_t)0x00000008)
4739
4740 #define GPIO_MODER_MODER2 ((uint32_t)0x00000030)
4741 #define GPIO_MODER_MODER2_0 ((uint32_t)0x00000010)
4742 #define GPIO_MODER_MODER2_1 ((uint32_t)0x00000020)
4743
4744 #define GPIO_MODER_MODER3 ((uint32_t)0x000000C0)
4745 #define GPIO_MODER_MODER3_0 ((uint32_t)0x00000040)
4746 #define GPIO_MODER_MODER3_1 ((uint32_t)0x00000080)
4747
4748 #define GPIO_MODER_MODER4 ((uint32_t)0x00000300)
4749 #define GPIO_MODER_MODER4_0 ((uint32_t)0x00000100)
4750 #define GPIO_MODER_MODER4_1 ((uint32_t)0x00000200)
4751
4752 #define GPIO_MODER_MODER5 ((uint32_t)0x00000C00)
4753 #define GPIO_MODER_MODER5_0 ((uint32_t)0x00000400)
4754 #define GPIO_MODER_MODER5_1 ((uint32_t)0x00000800)
4755
4756 #define GPIO_MODER_MODER6 ((uint32_t)0x00003000)
4757 #define GPIO_MODER_MODER6_0 ((uint32_t)0x00001000)
4758 #define GPIO_MODER_MODER6_1 ((uint32_t)0x00002000)
4759
4760 #define GPIO_MODER_MODER7 ((uint32_t)0x0000C000)
4761 #define GPIO_MODER_MODER7_0 ((uint32_t)0x00004000)
4762 #define GPIO_MODER_MODER7_1 ((uint32_t)0x00008000)
4763
4764 #define GPIO_MODER_MODER8 ((uint32_t)0x00030000)
4765 #define GPIO_MODER_MODER8_0 ((uint32_t)0x00010000)
4766 #define GPIO_MODER_MODER8_1 ((uint32_t)0x00020000)
4767
4768 #define GPIO_MODER_MODER9 ((uint32_t)0x000C0000)
4769 #define GPIO_MODER_MODER9_0 ((uint32_t)0x00040000)
4770 #define GPIO_MODER_MODER9_1 ((uint32_t)0x00080000)
4771
4772 #define GPIO_MODER_MODER10 ((uint32_t)0x00300000)
4773 #define GPIO_MODER_MODER10_0 ((uint32_t)0x00100000)
4774 #define GPIO_MODER_MODER10_1 ((uint32_t)0x00200000)
4775
4776 #define GPIO_MODER_MODER11 ((uint32_t)0x00C00000)
4777 #define GPIO_MODER_MODER11_0 ((uint32_t)0x00400000)
4778 #define GPIO_MODER_MODER11_1 ((uint32_t)0x00800000)
4779
4780 #define GPIO_MODER_MODER12 ((uint32_t)0x03000000)
4781 #define GPIO_MODER_MODER12_0 ((uint32_t)0x01000000)
4782 #define GPIO_MODER_MODER12_1 ((uint32_t)0x02000000)
4783
4784 #define GPIO_MODER_MODER13 ((uint32_t)0x0C000000)
4785 #define GPIO_MODER_MODER13_0 ((uint32_t)0x04000000)
4786 #define GPIO_MODER_MODER13_1 ((uint32_t)0x08000000)
4787
4788 #define GPIO_MODER_MODER14 ((uint32_t)0x30000000)
4789 #define GPIO_MODER_MODER14_0 ((uint32_t)0x10000000)
4790 #define GPIO_MODER_MODER14_1 ((uint32_t)0x20000000)
4791
4792 #define GPIO_MODER_MODER15 ((uint32_t)0xC0000000)
4793 #define GPIO_MODER_MODER15_0 ((uint32_t)0x40000000)
4794 #define GPIO_MODER_MODER15_1 ((uint32_t)0x80000000)
4795
4796 /****************** Bits definition for GPIO_OTYPER register ****************/
4797 #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001)
4798 #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002)
4799 #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004)
4800 #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008)
4801 #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010)
4802 #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020)
4803 #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040)
4804 #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080)
4805 #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100)
4806 #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200)
4807 #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400)
4808 #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800)
4809 #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000)
4810 #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000)
4811 #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000)
4812 #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000)
4813
4814 /****************** Bits definition for GPIO_OSPEEDR register ***************/
4815 #define GPIO_OSPEEDER_OSPEEDR0 ((uint32_t)0x00000003)
4816 #define GPIO_OSPEEDER_OSPEEDR0_0 ((uint32_t)0x00000001)
4817 #define GPIO_OSPEEDER_OSPEEDR0_1 ((uint32_t)0x00000002)
4818
4819 #define GPIO_OSPEEDER_OSPEEDR1 ((uint32_t)0x0000000C)
4820 #define GPIO_OSPEEDER_OSPEEDR1_0 ((uint32_t)0x00000004)
4821 #define GPIO_OSPEEDER_OSPEEDR1_1 ((uint32_t)0x00000008)
4822
4823 #define GPIO_OSPEEDER_OSPEEDR2 ((uint32_t)0x00000030)
4824 #define GPIO_OSPEEDER_OSPEEDR2_0 ((uint32_t)0x00000010)
4825 #define GPIO_OSPEEDER_OSPEEDR2_1 ((uint32_t)0x00000020)
4826
4827 #define GPIO_OSPEEDER_OSPEEDR3 ((uint32_t)0x000000C0)
4828 #define GPIO_OSPEEDER_OSPEEDR3_0 ((uint32_t)0x00000040)
4829 #define GPIO_OSPEEDER_OSPEEDR3_1 ((uint32_t)0x00000080)
4830
4831 #define GPIO_OSPEEDER_OSPEEDR4 ((uint32_t)0x00000300)
4832 #define GPIO_OSPEEDER_OSPEEDR4_0 ((uint32_t)0x00000100)
4833 #define GPIO_OSPEEDER_OSPEEDR4_1 ((uint32_t)0x00000200)
4834
4835 #define GPIO_OSPEEDER_OSPEEDR5 ((uint32_t)0x00000C00)
4836 #define GPIO_OSPEEDER_OSPEEDR5_0 ((uint32_t)0x00000400)
4837 #define GPIO_OSPEEDER_OSPEEDR5_1 ((uint32_t)0x00000800)
4838
4839 #define GPIO_OSPEEDER_OSPEEDR6 ((uint32_t)0x00003000)
4840 #define GPIO_OSPEEDER_OSPEEDR6_0 ((uint32_t)0x00001000)
4841 #define GPIO_OSPEEDER_OSPEEDR6_1 ((uint32_t)0x00002000)
4842
4843 #define GPIO_OSPEEDER_OSPEEDR7 ((uint32_t)0x0000C000)
4844 #define GPIO_OSPEEDER_OSPEEDR7_0 ((uint32_t)0x00004000)
4845 #define GPIO_OSPEEDER_OSPEEDR7_1 ((uint32_t)0x00008000)
4846
4847 #define GPIO_OSPEEDER_OSPEEDR8 ((uint32_t)0x00030000)
4848 #define GPIO_OSPEEDER_OSPEEDR8_0 ((uint32_t)0x00010000)
4849 #define GPIO_OSPEEDER_OSPEEDR8_1 ((uint32_t)0x00020000)
4850
4851 #define GPIO_OSPEEDER_OSPEEDR9 ((uint32_t)0x000C0000)
4852 #define GPIO_OSPEEDER_OSPEEDR9_0 ((uint32_t)0x00040000)
4853 #define GPIO_OSPEEDER_OSPEEDR9_1 ((uint32_t)0x00080000)
4854
4855 #define GPIO_OSPEEDER_OSPEEDR10 ((uint32_t)0x00300000)
4856 #define GPIO_OSPEEDER_OSPEEDR10_0 ((uint32_t)0x00100000)
4857 #define GPIO_OSPEEDER_OSPEEDR10_1 ((uint32_t)0x00200000)
4858
4859 #define GPIO_OSPEEDER_OSPEEDR11 ((uint32_t)0x00C00000)
4860 #define GPIO_OSPEEDER_OSPEEDR11_0 ((uint32_t)0x00400000)
4861 #define GPIO_OSPEEDER_OSPEEDR11_1 ((uint32_t)0x00800000)
4862
4863 #define GPIO_OSPEEDER_OSPEEDR12 ((uint32_t)0x03000000)
4864 #define GPIO_OSPEEDER_OSPEEDR12_0 ((uint32_t)0x01000000)
4865 #define GPIO_OSPEEDER_OSPEEDR12_1 ((uint32_t)0x02000000)
4866
4867 #define GPIO_OSPEEDER_OSPEEDR13 ((uint32_t)0x0C000000)
4868 #define GPIO_OSPEEDER_OSPEEDR13_0 ((uint32_t)0x04000000)
4869 #define GPIO_OSPEEDER_OSPEEDR13_1 ((uint32_t)0x08000000)
4870
4871 #define GPIO_OSPEEDER_OSPEEDR14 ((uint32_t)0x30000000)
4872 #define GPIO_OSPEEDER_OSPEEDR14_0 ((uint32_t)0x10000000)
4873 #define GPIO_OSPEEDER_OSPEEDR14_1 ((uint32_t)0x20000000)
4874
4875 #define GPIO_OSPEEDER_OSPEEDR15 ((uint32_t)0xC0000000)
4876 #define GPIO_OSPEEDER_OSPEEDR15_0 ((uint32_t)0x40000000)
4877 #define GPIO_OSPEEDER_OSPEEDR15_1 ((uint32_t)0x80000000)
4878
4879 /****************** Bits definition for GPIO_PUPDR register *****************/
4880 #define GPIO_PUPDR_PUPDR0 ((uint32_t)0x00000003)
4881 #define GPIO_PUPDR_PUPDR0_0 ((uint32_t)0x00000001)
4882 #define GPIO_PUPDR_PUPDR0_1 ((uint32_t)0x00000002)
4883
4884 #define GPIO_PUPDR_PUPDR1 ((uint32_t)0x0000000C)
4885 #define GPIO_PUPDR_PUPDR1_0 ((uint32_t)0x00000004)
4886 #define GPIO_PUPDR_PUPDR1_1 ((uint32_t)0x00000008)
4887
4888 #define GPIO_PUPDR_PUPDR2 ((uint32_t)0x00000030)
4889 #define GPIO_PUPDR_PUPDR2_0 ((uint32_t)0x00000010)
4890 #define GPIO_PUPDR_PUPDR2_1 ((uint32_t)0x00000020)
4891
4892 #define GPIO_PUPDR_PUPDR3 ((uint32_t)0x000000C0)
4893 #define GPIO_PUPDR_PUPDR3_0 ((uint32_t)0x00000040)
4894 #define GPIO_PUPDR_PUPDR3_1 ((uint32_t)0x00000080)
4895
4896 #define GPIO_PUPDR_PUPDR4 ((uint32_t)0x00000300)
4897 #define GPIO_PUPDR_PUPDR4_0 ((uint32_t)0x00000100)
4898 #define GPIO_PUPDR_PUPDR4_1 ((uint32_t)0x00000200)
4899
4900 #define GPIO_PUPDR_PUPDR5 ((uint32_t)0x00000C00)
4901 #define GPIO_PUPDR_PUPDR5_0 ((uint32_t)0x00000400)
4902 #define GPIO_PUPDR_PUPDR5_1 ((uint32_t)0x00000800)
4903
4904 #define GPIO_PUPDR_PUPDR6 ((uint32_t)0x00003000)
4905 #define GPIO_PUPDR_PUPDR6_0 ((uint32_t)0x00001000)
4906 #define GPIO_PUPDR_PUPDR6_1 ((uint32_t)0x00002000)
4907
4908 #define GPIO_PUPDR_PUPDR7 ((uint32_t)0x0000C000)
4909 #define GPIO_PUPDR_PUPDR7_0 ((uint32_t)0x00004000)
4910 #define GPIO_PUPDR_PUPDR7_1 ((uint32_t)0x00008000)
4911
4912 #define GPIO_PUPDR_PUPDR8 ((uint32_t)0x00030000)
4913 #define GPIO_PUPDR_PUPDR8_0 ((uint32_t)0x00010000)
4914 #define GPIO_PUPDR_PUPDR8_1 ((uint32_t)0x00020000)
4915
4916 #define GPIO_PUPDR_PUPDR9 ((uint32_t)0x000C0000)
4917 #define GPIO_PUPDR_PUPDR9_0 ((uint32_t)0x00040000)
4918 #define GPIO_PUPDR_PUPDR9_1 ((uint32_t)0x00080000)
4919
4920 #define GPIO_PUPDR_PUPDR10 ((uint32_t)0x00300000)
4921 #define GPIO_PUPDR_PUPDR10_0 ((uint32_t)0x00100000)
4922 #define GPIO_PUPDR_PUPDR10_1 ((uint32_t)0x00200000)
4923
4924 #define GPIO_PUPDR_PUPDR11 ((uint32_t)0x00C00000)
4925 #define GPIO_PUPDR_PUPDR11_0 ((uint32_t)0x00400000)
4926 #define GPIO_PUPDR_PUPDR11_1 ((uint32_t)0x00800000)
4927
4928 #define GPIO_PUPDR_PUPDR12 ((uint32_t)0x03000000)
4929 #define GPIO_PUPDR_PUPDR12_0 ((uint32_t)0x01000000)
4930 #define GPIO_PUPDR_PUPDR12_1 ((uint32_t)0x02000000)
4931
4932 #define GPIO_PUPDR_PUPDR13 ((uint32_t)0x0C000000)
4933 #define GPIO_PUPDR_PUPDR13_0 ((uint32_t)0x04000000)
4934 #define GPIO_PUPDR_PUPDR13_1 ((uint32_t)0x08000000)
4935
4936 #define GPIO_PUPDR_PUPDR14 ((uint32_t)0x30000000)
4937 #define GPIO_PUPDR_PUPDR14_0 ((uint32_t)0x10000000)
4938 #define GPIO_PUPDR_PUPDR14_1 ((uint32_t)0x20000000)
4939
4940 #define GPIO_PUPDR_PUPDR15 ((uint32_t)0xC0000000)
4941 #define GPIO_PUPDR_PUPDR15_0 ((uint32_t)0x40000000)
4942 #define GPIO_PUPDR_PUPDR15_1 ((uint32_t)0x80000000)
4943
4944 /****************** Bits definition for GPIO_IDR register *******************/
4945 #define GPIO_IDR_IDR_0 ((uint32_t)0x00000001)
4946 #define GPIO_IDR_IDR_1 ((uint32_t)0x00000002)
4947 #define GPIO_IDR_IDR_2 ((uint32_t)0x00000004)
4948 #define GPIO_IDR_IDR_3 ((uint32_t)0x00000008)
4949 #define GPIO_IDR_IDR_4 ((uint32_t)0x00000010)
4950 #define GPIO_IDR_IDR_5 ((uint32_t)0x00000020)
4951 #define GPIO_IDR_IDR_6 ((uint32_t)0x00000040)
4952 #define GPIO_IDR_IDR_7 ((uint32_t)0x00000080)
4953 #define GPIO_IDR_IDR_8 ((uint32_t)0x00000100)
4954 #define GPIO_IDR_IDR_9 ((uint32_t)0x00000200)
4955 #define GPIO_IDR_IDR_10 ((uint32_t)0x00000400)
4956 #define GPIO_IDR_IDR_11 ((uint32_t)0x00000800)
4957 #define GPIO_IDR_IDR_12 ((uint32_t)0x00001000)
4958 #define GPIO_IDR_IDR_13 ((uint32_t)0x00002000)
4959 #define GPIO_IDR_IDR_14 ((uint32_t)0x00004000)
4960 #define GPIO_IDR_IDR_15 ((uint32_t)0x00008000)
4961 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
4962 #define GPIO_OTYPER_IDR_0 GPIO_IDR_IDR_0
4963 #define GPIO_OTYPER_IDR_1 GPIO_IDR_IDR_1
4964 #define GPIO_OTYPER_IDR_2 GPIO_IDR_IDR_2
4965 #define GPIO_OTYPER_IDR_3 GPIO_IDR_IDR_3
4966 #define GPIO_OTYPER_IDR_4 GPIO_IDR_IDR_4
4967 #define GPIO_OTYPER_IDR_5 GPIO_IDR_IDR_5
4968 #define GPIO_OTYPER_IDR_6 GPIO_IDR_IDR_6
4969 #define GPIO_OTYPER_IDR_7 GPIO_IDR_IDR_7
4970 #define GPIO_OTYPER_IDR_8 GPIO_IDR_IDR_8
4971 #define GPIO_OTYPER_IDR_9 GPIO_IDR_IDR_9
4972 #define GPIO_OTYPER_IDR_10 GPIO_IDR_IDR_10
4973 #define GPIO_OTYPER_IDR_11 GPIO_IDR_IDR_11
4974 #define GPIO_OTYPER_IDR_12 GPIO_IDR_IDR_12
4975 #define GPIO_OTYPER_IDR_13 GPIO_IDR_IDR_13
4976 #define GPIO_OTYPER_IDR_14 GPIO_IDR_IDR_14
4977 #define GPIO_OTYPER_IDR_15 GPIO_IDR_IDR_15
4978
4979 /****************** Bits definition for GPIO_ODR register *******************/
4980 #define GPIO_ODR_ODR_0 ((uint32_t)0x00000001)
4981 #define GPIO_ODR_ODR_1 ((uint32_t)0x00000002)
4982 #define GPIO_ODR_ODR_2 ((uint32_t)0x00000004)
4983 #define GPIO_ODR_ODR_3 ((uint32_t)0x00000008)
4984 #define GPIO_ODR_ODR_4 ((uint32_t)0x00000010)
4985 #define GPIO_ODR_ODR_5 ((uint32_t)0x00000020)
4986 #define GPIO_ODR_ODR_6 ((uint32_t)0x00000040)
4987 #define GPIO_ODR_ODR_7 ((uint32_t)0x00000080)
4988 #define GPIO_ODR_ODR_8 ((uint32_t)0x00000100)
4989 #define GPIO_ODR_ODR_9 ((uint32_t)0x00000200)
4990 #define GPIO_ODR_ODR_10 ((uint32_t)0x00000400)
4991 #define GPIO_ODR_ODR_11 ((uint32_t)0x00000800)
4992 #define GPIO_ODR_ODR_12 ((uint32_t)0x00001000)
4993 #define GPIO_ODR_ODR_13 ((uint32_t)0x00002000)
4994 #define GPIO_ODR_ODR_14 ((uint32_t)0x00004000)
4995 #define GPIO_ODR_ODR_15 ((uint32_t)0x00008000)
4996 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
4997 #define GPIO_OTYPER_ODR_0 GPIO_ODR_ODR_0
4998 #define GPIO_OTYPER_ODR_1 GPIO_ODR_ODR_1
4999 #define GPIO_OTYPER_ODR_2 GPIO_ODR_ODR_2
5000 #define GPIO_OTYPER_ODR_3 GPIO_ODR_ODR_3
5001 #define GPIO_OTYPER_ODR_4 GPIO_ODR_ODR_4
5002 #define GPIO_OTYPER_ODR_5 GPIO_ODR_ODR_5
5003 #define GPIO_OTYPER_ODR_6 GPIO_ODR_ODR_6
5004 #define GPIO_OTYPER_ODR_7 GPIO_ODR_ODR_7
5005 #define GPIO_OTYPER_ODR_8 GPIO_ODR_ODR_8
5006 #define GPIO_OTYPER_ODR_9 GPIO_ODR_ODR_9
5007 #define GPIO_OTYPER_ODR_10 GPIO_ODR_ODR_10
5008 #define GPIO_OTYPER_ODR_11 GPIO_ODR_ODR_11
5009 #define GPIO_OTYPER_ODR_12 GPIO_ODR_ODR_12
5010 #define GPIO_OTYPER_ODR_13 GPIO_ODR_ODR_13
5011 #define GPIO_OTYPER_ODR_14 GPIO_ODR_ODR_14
5012 #define GPIO_OTYPER_ODR_15 GPIO_ODR_ODR_15
5013
5014 /****************** Bits definition for GPIO_BSRR register ******************/
5015 #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001)
5016 #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002)
5017 #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004)
5018 #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008)
5019 #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010)
5020 #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020)
5021 #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040)
5022 #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080)
5023 #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100)
5024 #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200)
5025 #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400)
5026 #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800)
5027 #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000)
5028 #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000)
5029 #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000)
5030 #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000)
5031 #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000)
5032 #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000)
5033 #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000)
5034 #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000)
5035 #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000)
5036 #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000)
5037 #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000)
5038 #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000)
5039 #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000)
5040 #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000)
5041 #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000)
5042 #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000)
5043 #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000)
5044 #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000)
5045 #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000)
5046 #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000)
5047
5048 /****************** Bit definition for GPIO_LCKR register *********************/
5049 #define GPIO_LCKR_LCK0 ((uint32_t)0x00000001)
5050 #define GPIO_LCKR_LCK1 ((uint32_t)0x00000002)
5051 #define GPIO_LCKR_LCK2 ((uint32_t)0x00000004)
5052 #define GPIO_LCKR_LCK3 ((uint32_t)0x00000008)
5053 #define GPIO_LCKR_LCK4 ((uint32_t)0x00000010)
5054 #define GPIO_LCKR_LCK5 ((uint32_t)0x00000020)
5055 #define GPIO_LCKR_LCK6 ((uint32_t)0x00000040)
5056 #define GPIO_LCKR_LCK7 ((uint32_t)0x00000080)
5057 #define GPIO_LCKR_LCK8 ((uint32_t)0x00000100)
5058 #define GPIO_LCKR_LCK9 ((uint32_t)0x00000200)
5059 #define GPIO_LCKR_LCK10 ((uint32_t)0x00000400)
5060 #define GPIO_LCKR_LCK11 ((uint32_t)0x00000800)
5061 #define GPIO_LCKR_LCK12 ((uint32_t)0x00001000)
5062 #define GPIO_LCKR_LCK13 ((uint32_t)0x00002000)
5063 #define GPIO_LCKR_LCK14 ((uint32_t)0x00004000)
5064 #define GPIO_LCKR_LCK15 ((uint32_t)0x00008000)
5065 #define GPIO_LCKR_LCKK ((uint32_t)0x00010000)
5066
5067 /******************************************************************************/
5068 /* */
5069 /* Inter-integrated Circuit Interface */
5070 /* */
5071 /******************************************************************************/
5072 /******************* Bit definition for I2C_CR1 register ********************/
5073 #define I2C_CR1_PE ((uint32_t)0x00000001) /*!<Peripheral Enable */
5074 #define I2C_CR1_SMBUS ((uint32_t)0x00000002) /*!<SMBus Mode */
5075 #define I2C_CR1_SMBTYPE ((uint32_t)0x00000008) /*!<SMBus Type */
5076 #define I2C_CR1_ENARP ((uint32_t)0x00000010) /*!<ARP Enable */
5077 #define I2C_CR1_ENPEC ((uint32_t)0x00000020) /*!<PEC Enable */
5078 #define I2C_CR1_ENGC ((uint32_t)0x00000040) /*!<General Call Enable */
5079 #define I2C_CR1_NOSTRETCH ((uint32_t)0x00000080) /*!<Clock Stretching Disable (Slave mode) */
5080 #define I2C_CR1_START ((uint32_t)0x00000100) /*!<Start Generation */
5081 #define I2C_CR1_STOP ((uint32_t)0x00000200) /*!<Stop Generation */
5082 #define I2C_CR1_ACK ((uint32_t)0x00000400) /*!<Acknowledge Enable */
5083 #define I2C_CR1_POS ((uint32_t)0x00000800) /*!<Acknowledge/PEC Position (for data reception) */
5084 #define I2C_CR1_PEC ((uint32_t)0x00001000) /*!<Packet Error Checking */
5085 #define I2C_CR1_ALERT ((uint32_t)0x00002000) /*!<SMBus Alert */
5086 #define I2C_CR1_SWRST ((uint32_t)0x00008000) /*!<Software Reset */
5087
5088 /******************* Bit definition for I2C_CR2 register ********************/
5089 #define I2C_CR2_FREQ ((uint32_t)0x0000003F) /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
5090 #define I2C_CR2_FREQ_0 ((uint32_t)0x00000001) /*!<Bit 0 */
5091 #define I2C_CR2_FREQ_1 ((uint32_t)0x00000002) /*!<Bit 1 */
5092 #define I2C_CR2_FREQ_2 ((uint32_t)0x00000004) /*!<Bit 2 */
5093 #define I2C_CR2_FREQ_3 ((uint32_t)0x00000008) /*!<Bit 3 */
5094 #define I2C_CR2_FREQ_4 ((uint32_t)0x00000010) /*!<Bit 4 */
5095 #define I2C_CR2_FREQ_5 ((uint32_t)0x00000020) /*!<Bit 5 */
5096
5097 #define I2C_CR2_ITERREN ((uint32_t)0x00000100) /*!<Error Interrupt Enable */
5098 #define I2C_CR2_ITEVTEN ((uint32_t)0x00000200) /*!<Event Interrupt Enable */
5099 #define I2C_CR2_ITBUFEN ((uint32_t)0x00000400) /*!<Buffer Interrupt Enable */
5100 #define I2C_CR2_DMAEN ((uint32_t)0x00000800) /*!<DMA Requests Enable */
5101 #define I2C_CR2_LAST ((uint32_t)0x00001000) /*!<DMA Last Transfer */
5102
5103 /******************* Bit definition for I2C_OAR1 register *******************/
5104 #define I2C_OAR1_ADD1_7 ((uint32_t)0x000000FE) /*!<Interface Address */
5105 #define I2C_OAR1_ADD8_9 ((uint32_t)0x00000300) /*!<Interface Address */
5106
5107 #define I2C_OAR1_ADD0 ((uint32_t)0x00000001) /*!<Bit 0 */
5108 #define I2C_OAR1_ADD1 ((uint32_t)0x00000002) /*!<Bit 1 */
5109 #define I2C_OAR1_ADD2 ((uint32_t)0x00000004) /*!<Bit 2 */
5110 #define I2C_OAR1_ADD3 ((uint32_t)0x00000008) /*!<Bit 3 */
5111 #define I2C_OAR1_ADD4 ((uint32_t)0x00000010) /*!<Bit 4 */
5112 #define I2C_OAR1_ADD5 ((uint32_t)0x00000020) /*!<Bit 5 */
5113 #define I2C_OAR1_ADD6 ((uint32_t)0x00000040) /*!<Bit 6 */
5114 #define I2C_OAR1_ADD7 ((uint32_t)0x00000080) /*!<Bit 7 */
5115 #define I2C_OAR1_ADD8 ((uint32_t)0x00000100) /*!<Bit 8 */
5116 #define I2C_OAR1_ADD9 ((uint32_t)0x00000200) /*!<Bit 9 */
5117
5118 #define I2C_OAR1_ADDMODE ((uint32_t)0x00008000) /*!<Addressing Mode (Slave mode) */
5119
5120 /******************* Bit definition for I2C_OAR2 register *******************/
5121 #define I2C_OAR2_ENDUAL ((uint32_t)0x00000001) /*!<Dual addressing mode enable */
5122 #define I2C_OAR2_ADD2 ((uint32_t)0x000000FE) /*!<Interface address */
5123
5124 /******************** Bit definition for I2C_DR register ********************/
5125 #define I2C_DR_DR ((uint32_t)0x000000FF) /*!<8-bit Data Register */
5126
5127 /******************* Bit definition for I2C_SR1 register ********************/
5128 #define I2C_SR1_SB ((uint32_t)0x00000001) /*!<Start Bit (Master mode) */
5129 #define I2C_SR1_ADDR ((uint32_t)0x00000002) /*!<Address sent (master mode)/matched (slave mode) */
5130 #define I2C_SR1_BTF ((uint32_t)0x00000004) /*!<Byte Transfer Finished */
5131 #define I2C_SR1_ADD10 ((uint32_t)0x00000008) /*!<10-bit header sent (Master mode) */
5132 #define I2C_SR1_STOPF ((uint32_t)0x00000010) /*!<Stop detection (Slave mode) */
5133 #define I2C_SR1_RXNE ((uint32_t)0x00000040) /*!<Data Register not Empty (receivers) */
5134 #define I2C_SR1_TXE ((uint32_t)0x00000080) /*!<Data Register Empty (transmitters) */
5135 #define I2C_SR1_BERR ((uint32_t)0x00000100) /*!<Bus Error */
5136 #define I2C_SR1_ARLO ((uint32_t)0x00000200) /*!<Arbitration Lost (master mode) */
5137 #define I2C_SR1_AF ((uint32_t)0x00000400) /*!<Acknowledge Failure */
5138 #define I2C_SR1_OVR ((uint32_t)0x00000800) /*!<Overrun/Underrun */
5139 #define I2C_SR1_PECERR ((uint32_t)0x00001000) /*!<PEC Error in reception */
5140 #define I2C_SR1_TIMEOUT ((uint32_t)0x00004000) /*!<Timeout or Tlow Error */
5141 #define I2C_SR1_SMBALERT ((uint32_t)0x00008000) /*!<SMBus Alert */
5142
5143 /******************* Bit definition for I2C_SR2 register ********************/
5144 #define I2C_SR2_MSL ((uint32_t)0x00000001) /*!<Master/Slave */
5145 #define I2C_SR2_BUSY ((uint32_t)0x00000002) /*!<Bus Busy */
5146 #define I2C_SR2_TRA ((uint32_t)0x00000004) /*!<Transmitter/Receiver */
5147 #define I2C_SR2_GENCALL ((uint32_t)0x00000010) /*!<General Call Address (Slave mode) */
5148 #define I2C_SR2_SMBDEFAULT ((uint32_t)0x00000020) /*!<SMBus Device Default Address (Slave mode) */
5149 #define I2C_SR2_SMBHOST ((uint32_t)0x00000040) /*!<SMBus Host Header (Slave mode) */
5150 #define I2C_SR2_DUALF ((uint32_t)0x00000080) /*!<Dual Flag (Slave mode) */
5151 #define I2C_SR2_PEC ((uint32_t)0x0000FF00) /*!<Packet Error Checking Register */
5152
5153 /******************* Bit definition for I2C_CCR register ********************/
5154 #define I2C_CCR_CCR ((uint32_t)0x00000FFF) /*!<Clock Control Register in Fast/Standard mode (Master mode) */
5155 #define I2C_CCR_DUTY ((uint32_t)0x00004000) /*!<Fast Mode Duty Cycle */
5156 #define I2C_CCR_FS ((uint32_t)0x00008000) /*!<I2C Master Mode Selection */
5157
5158 /****************** Bit definition for I2C_TRISE register *******************/
5159 #define I2C_TRISE_TRISE ((uint32_t)0x0000003F) /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
5160
5161 /****************** Bit definition for I2C_FLTR register *******************/
5162 #define I2C_FLTR_DNF ((uint32_t)0x0000000F) /*!<Digital Noise Filter */
5163 #define I2C_FLTR_ANOFF ((uint32_t)0x00000010) /*!<Analog Noise Filter OFF */
5164
5165 /******************************************************************************/
5166 /* */
5167 /* Independent WATCHDOG */
5168 /* */
5169 /******************************************************************************/
5170 /******************* Bit definition for IWDG_KR register ********************/
5171 #define IWDG_KR_KEY ((uint32_t)0xFFFF) /*!<Key value (write only, read 0000h) */
5172
5173 /******************* Bit definition for IWDG_PR register ********************/
5174 #define IWDG_PR_PR ((uint32_t)0x07) /*!<PR[2:0] (Prescaler divider) */
5175 #define IWDG_PR_PR_0 ((uint32_t)0x01) /*!<Bit 0 */
5176 #define IWDG_PR_PR_1 ((uint32_t)0x02) /*!<Bit 1 */
5177 #define IWDG_PR_PR_2 ((uint32_t)0x04) /*!<Bit 2 */
5178
5179 /******************* Bit definition for IWDG_RLR register *******************/
5180 #define IWDG_RLR_RL ((uint32_t)0x0FFF) /*!<Watchdog counter reload value */
5181
5182 /******************* Bit definition for IWDG_SR register ********************/
5183 #define IWDG_SR_PVU ((uint32_t)0x01) /*!<Watchdog prescaler value update */
5184 #define IWDG_SR_RVU ((uint32_t)0x02) /*!<Watchdog counter reload value update */
5185
5186
5187 /******************************************************************************/
5188 /* */
5189 /* Power Control */
5190 /* */
5191 /******************************************************************************/
5192 /******************** Bit definition for PWR_CR register ********************/
5193 #define PWR_CR_LPDS ((uint32_t)0x00000001) /*!< Low-Power Deepsleep */
5194 #define PWR_CR_PDDS ((uint32_t)0x00000002) /*!< Power Down Deepsleep */
5195 #define PWR_CR_CWUF ((uint32_t)0x00000004) /*!< Clear Wakeup Flag */
5196 #define PWR_CR_CSBF ((uint32_t)0x00000008) /*!< Clear Standby Flag */
5197 #define PWR_CR_PVDE ((uint32_t)0x00000010) /*!< Power Voltage Detector Enable */
5198
5199 #define PWR_CR_PLS ((uint32_t)0x000000E0) /*!< PLS[2:0] bits (PVD Level Selection) */
5200 #define PWR_CR_PLS_0 ((uint32_t)0x00000020) /*!< Bit 0 */
5201 #define PWR_CR_PLS_1 ((uint32_t)0x00000040) /*!< Bit 1 */
5202 #define PWR_CR_PLS_2 ((uint32_t)0x00000080) /*!< Bit 2 */
5203
5204 /*!< PVD level configuration */
5205 #define PWR_CR_PLS_LEV0 ((uint32_t)0x00000000) /*!< PVD level 0 */
5206 #define PWR_CR_PLS_LEV1 ((uint32_t)0x00000020) /*!< PVD level 1 */
5207 #define PWR_CR_PLS_LEV2 ((uint32_t)0x00000040) /*!< PVD level 2 */
5208 #define PWR_CR_PLS_LEV3 ((uint32_t)0x00000060) /*!< PVD level 3 */
5209 #define PWR_CR_PLS_LEV4 ((uint32_t)0x00000080) /*!< PVD level 4 */
5210 #define PWR_CR_PLS_LEV5 ((uint32_t)0x000000A0) /*!< PVD level 5 */
5211 #define PWR_CR_PLS_LEV6 ((uint32_t)0x000000C0) /*!< PVD level 6 */
5212 #define PWR_CR_PLS_LEV7 ((uint32_t)0x000000E0) /*!< PVD level 7 */
5213 #define PWR_CR_DBP ((uint32_t)0x00000100) /*!< Disable Backup Domain write protection */
5214 #define PWR_CR_FPDS ((uint32_t)0x00000200) /*!< Flash power down in Stop mode */
5215 #define PWR_CR_LPLVDS ((uint32_t)0x00000400) /*!< Low-Power Regulator Low Voltage Scaling in Stop mode */
5216 #define PWR_CR_MRLVDS ((uint32_t)0x00000800) /*!< Main regulator Low Voltage Scaling in Stop mode */
5217 #define PWR_CR_ADCDC1 ((uint32_t)0x00002000) /*!< Refer to AN4073 on how to use this bit */
5218 #define PWR_CR_VOS ((uint32_t)0x0000C000) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
5219 #define PWR_CR_VOS_0 ((uint32_t)0x00004000) /*!< Bit 0 */
5220 #define PWR_CR_VOS_1 ((uint32_t)0x00008000) /*!< Bit 1 */
5221 #define PWR_CR_ODEN ((uint32_t)0x00010000) /*!< Over Drive enable */
5222 #define PWR_CR_ODSWEN ((uint32_t)0x00020000) /*!< Over Drive switch enabled */
5223 #define PWR_CR_UDEN ((uint32_t)0x000C0000) /*!< Under Drive enable in stop mode */
5224 #define PWR_CR_UDEN_0 ((uint32_t)0x00040000) /*!< Bit 0 */
5225 #define PWR_CR_UDEN_1 ((uint32_t)0x00080000) /*!< Bit 1 */
5226
5227 /* Legacy define */
5228 #define PWR_CR_PMODE PWR_CR_VOS
5229 #define PWR_CR_LPUDS PWR_CR_LPLVDS /*!< Low-Power Regulator in deepsleep under-drive mode */
5230 #define PWR_CR_MRUDS PWR_CR_MRLVDS /*!< Main regulator in deepsleep under-drive mode */
5231
5232 /******************* Bit definition for PWR_CSR register ********************/
5233 #define PWR_CSR_WUF ((uint32_t)0x00000001) /*!< Wakeup Flag */
5234 #define PWR_CSR_SBF ((uint32_t)0x00000002) /*!< Standby Flag */
5235 #define PWR_CSR_PVDO ((uint32_t)0x00000004) /*!< PVD Output */
5236 #define PWR_CSR_BRR ((uint32_t)0x00000008) /*!< Backup regulator ready */
5237 #define PWR_CSR_EWUP ((uint32_t)0x00000100) /*!< Enable WKUP pin */
5238 #define PWR_CSR_BRE ((uint32_t)0x00000200) /*!< Backup regulator enable */
5239 #define PWR_CSR_VOSRDY ((uint32_t)0x00004000) /*!< Regulator voltage scaling output selection ready */
5240 #define PWR_CSR_ODRDY ((uint32_t)0x00010000) /*!< Over Drive generator ready */
5241 #define PWR_CSR_ODSWRDY ((uint32_t)0x00020000) /*!< Over Drive Switch ready */
5242 #define PWR_CSR_UDSWRDY ((uint32_t)0x000C0000) /*!< Under Drive ready */
5243
5244 /* Legacy define */
5245 #define PWR_CSR_REGRDY PWR_CSR_VOSRDY
5246
5247 /******************************************************************************/
5248 /* */
5249 /* Reset and Clock Control */
5250 /* */
5251 /******************************************************************************/
5252 /******************** Bit definition for RCC_CR register ********************/
5253 #define RCC_CR_HSION ((uint32_t)0x00000001)
5254 #define RCC_CR_HSIRDY ((uint32_t)0x00000002)
5255
5256 #define RCC_CR_HSITRIM ((uint32_t)0x000000F8)
5257 #define RCC_CR_HSITRIM_0 ((uint32_t)0x00000008)/*!<Bit 0 */
5258 #define RCC_CR_HSITRIM_1 ((uint32_t)0x00000010)/*!<Bit 1 */
5259 #define RCC_CR_HSITRIM_2 ((uint32_t)0x00000020)/*!<Bit 2 */
5260 #define RCC_CR_HSITRIM_3 ((uint32_t)0x00000040)/*!<Bit 3 */
5261 #define RCC_CR_HSITRIM_4 ((uint32_t)0x00000080)/*!<Bit 4 */
5262
5263 #define RCC_CR_HSICAL ((uint32_t)0x0000FF00)
5264 #define RCC_CR_HSICAL_0 ((uint32_t)0x00000100)/*!<Bit 0 */
5265 #define RCC_CR_HSICAL_1 ((uint32_t)0x00000200)/*!<Bit 1 */
5266 #define RCC_CR_HSICAL_2 ((uint32_t)0x00000400)/*!<Bit 2 */
5267 #define RCC_CR_HSICAL_3 ((uint32_t)0x00000800)/*!<Bit 3 */
5268 #define RCC_CR_HSICAL_4 ((uint32_t)0x00001000)/*!<Bit 4 */
5269 #define RCC_CR_HSICAL_5 ((uint32_t)0x00002000)/*!<Bit 5 */
5270 #define RCC_CR_HSICAL_6 ((uint32_t)0x00004000)/*!<Bit 6 */
5271 #define RCC_CR_HSICAL_7 ((uint32_t)0x00008000)/*!<Bit 7 */
5272
5273 #define RCC_CR_HSEON ((uint32_t)0x00010000)
5274 #define RCC_CR_HSERDY ((uint32_t)0x00020000)
5275 #define RCC_CR_HSEBYP ((uint32_t)0x00040000)
5276 #define RCC_CR_CSSON ((uint32_t)0x00080000)
5277 #define RCC_CR_PLLON ((uint32_t)0x01000000)
5278 #define RCC_CR_PLLRDY ((uint32_t)0x02000000)
5279 #define RCC_CR_PLLI2SON ((uint32_t)0x04000000)
5280 #define RCC_CR_PLLI2SRDY ((uint32_t)0x08000000)
5281 #define RCC_CR_PLLSAION ((uint32_t)0x10000000)
5282 #define RCC_CR_PLLSAIRDY ((uint32_t)0x20000000)
5283
5284 /******************** Bit definition for RCC_PLLCFGR register ***************/
5285 #define RCC_PLLCFGR_PLLM ((uint32_t)0x0000003F)
5286 #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000001)
5287 #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000002)
5288 #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000004)
5289 #define RCC_PLLCFGR_PLLM_3 ((uint32_t)0x00000008)
5290 #define RCC_PLLCFGR_PLLM_4 ((uint32_t)0x00000010)
5291 #define RCC_PLLCFGR_PLLM_5 ((uint32_t)0x00000020)
5292
5293 #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007FC0)
5294 #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000040)
5295 #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000080)
5296 #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000100)
5297 #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000200)
5298 #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00000400)
5299 #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00000800)
5300 #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00001000)
5301 #define RCC_PLLCFGR_PLLN_7 ((uint32_t)0x00002000)
5302 #define RCC_PLLCFGR_PLLN_8 ((uint32_t)0x00004000)
5303
5304 #define RCC_PLLCFGR_PLLP ((uint32_t)0x00030000)
5305 #define RCC_PLLCFGR_PLLP_0 ((uint32_t)0x00010000)
5306 #define RCC_PLLCFGR_PLLP_1 ((uint32_t)0x00020000)
5307
5308 #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00400000)
5309 #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00400000)
5310 #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000000)
5311
5312 #define RCC_PLLCFGR_PLLQ ((uint32_t)0x0F000000)
5313 #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x01000000)
5314 #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x02000000)
5315 #define RCC_PLLCFGR_PLLQ_2 ((uint32_t)0x04000000)
5316 #define RCC_PLLCFGR_PLLQ_3 ((uint32_t)0x08000000)
5317
5318 /******************** Bit definition for RCC_CFGR register ******************/
5319 /*!< SW configuration */
5320 #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */
5321 #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */
5322 #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */
5323
5324 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */
5325 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */
5326 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL selected as system clock */
5327
5328 /*!< SWS configuration */
5329 #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */
5330 #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */
5331 #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */
5332
5333 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */
5334 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */
5335 #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL used as system clock */
5336
5337 /*!< HPRE configuration */
5338 #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */
5339 #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */
5340 #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */
5341 #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */
5342 #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */
5343
5344 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */
5345 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */
5346 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */
5347 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */
5348 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */
5349 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */
5350 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */
5351 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */
5352 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */
5353
5354 /*!< PPRE1 configuration */
5355 #define RCC_CFGR_PPRE1 ((uint32_t)0x00001C00) /*!< PRE1[2:0] bits (APB1 prescaler) */
5356 #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000400) /*!< Bit 0 */
5357 #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000800) /*!< Bit 1 */
5358 #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00001000) /*!< Bit 2 */
5359
5360 #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
5361 #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00001000) /*!< HCLK divided by 2 */
5362 #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00001400) /*!< HCLK divided by 4 */
5363 #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00001800) /*!< HCLK divided by 8 */
5364 #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00001C00) /*!< HCLK divided by 16 */
5365
5366 /*!< PPRE2 configuration */
5367 #define RCC_CFGR_PPRE2 ((uint32_t)0x0000E000) /*!< PRE2[2:0] bits (APB2 prescaler) */
5368 #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00002000) /*!< Bit 0 */
5369 #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00004000) /*!< Bit 1 */
5370 #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00008000) /*!< Bit 2 */
5371
5372 #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
5373 #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00008000) /*!< HCLK divided by 2 */
5374 #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x0000A000) /*!< HCLK divided by 4 */
5375 #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x0000C000) /*!< HCLK divided by 8 */
5376 #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x0000E000) /*!< HCLK divided by 16 */
5377
5378 /*!< RTCPRE configuration */
5379 #define RCC_CFGR_RTCPRE ((uint32_t)0x001F0000)
5380 #define RCC_CFGR_RTCPRE_0 ((uint32_t)0x00010000)
5381 #define RCC_CFGR_RTCPRE_1 ((uint32_t)0x00020000)
5382 #define RCC_CFGR_RTCPRE_2 ((uint32_t)0x00040000)
5383 #define RCC_CFGR_RTCPRE_3 ((uint32_t)0x00080000)
5384 #define RCC_CFGR_RTCPRE_4 ((uint32_t)0x00100000)
5385
5386 /*!< MCO1 configuration */
5387 #define RCC_CFGR_MCO1 ((uint32_t)0x00600000)
5388 #define RCC_CFGR_MCO1_0 ((uint32_t)0x00200000)
5389 #define RCC_CFGR_MCO1_1 ((uint32_t)0x00400000)
5390
5391 #define RCC_CFGR_I2SSRC ((uint32_t)0x00800000)
5392
5393 #define RCC_CFGR_MCO1PRE ((uint32_t)0x07000000)
5394 #define RCC_CFGR_MCO1PRE_0 ((uint32_t)0x01000000)
5395 #define RCC_CFGR_MCO1PRE_1 ((uint32_t)0x02000000)
5396 #define RCC_CFGR_MCO1PRE_2 ((uint32_t)0x04000000)
5397
5398 #define RCC_CFGR_MCO2PRE ((uint32_t)0x38000000)
5399 #define RCC_CFGR_MCO2PRE_0 ((uint32_t)0x08000000)
5400 #define RCC_CFGR_MCO2PRE_1 ((uint32_t)0x10000000)
5401 #define RCC_CFGR_MCO2PRE_2 ((uint32_t)0x20000000)
5402
5403 #define RCC_CFGR_MCO2 ((uint32_t)0xC0000000)
5404 #define RCC_CFGR_MCO2_0 ((uint32_t)0x40000000)
5405 #define RCC_CFGR_MCO2_1 ((uint32_t)0x80000000)
5406
5407 /******************** Bit definition for RCC_CIR register *******************/
5408 #define RCC_CIR_LSIRDYF ((uint32_t)0x00000001)
5409 #define RCC_CIR_LSERDYF ((uint32_t)0x00000002)
5410 #define RCC_CIR_HSIRDYF ((uint32_t)0x00000004)
5411 #define RCC_CIR_HSERDYF ((uint32_t)0x00000008)
5412 #define RCC_CIR_PLLRDYF ((uint32_t)0x00000010)
5413 #define RCC_CIR_PLLI2SRDYF ((uint32_t)0x00000020)
5414 #define RCC_CIR_PLLSAIRDYF ((uint32_t)0x00000040)
5415 #define RCC_CIR_CSSF ((uint32_t)0x00000080)
5416 #define RCC_CIR_LSIRDYIE ((uint32_t)0x00000100)
5417 #define RCC_CIR_LSERDYIE ((uint32_t)0x00000200)
5418 #define RCC_CIR_HSIRDYIE ((uint32_t)0x00000400)
5419 #define RCC_CIR_HSERDYIE ((uint32_t)0x00000800)
5420 #define RCC_CIR_PLLRDYIE ((uint32_t)0x00001000)
5421 #define RCC_CIR_PLLI2SRDYIE ((uint32_t)0x00002000)
5422 #define RCC_CIR_PLLSAIRDYIE ((uint32_t)0x00004000)
5423 #define RCC_CIR_LSIRDYC ((uint32_t)0x00010000)
5424 #define RCC_CIR_LSERDYC ((uint32_t)0x00020000)
5425 #define RCC_CIR_HSIRDYC ((uint32_t)0x00040000)
5426 #define RCC_CIR_HSERDYC ((uint32_t)0x00080000)
5427 #define RCC_CIR_PLLRDYC ((uint32_t)0x00100000)
5428 #define RCC_CIR_PLLI2SRDYC ((uint32_t)0x00200000)
5429 #define RCC_CIR_PLLSAIRDYC ((uint32_t)0x00400000)
5430 #define RCC_CIR_CSSC ((uint32_t)0x00800000)
5431
5432 /******************** Bit definition for RCC_AHB1RSTR register **************/
5433 #define RCC_AHB1RSTR_GPIOARST ((uint32_t)0x00000001)
5434 #define RCC_AHB1RSTR_GPIOBRST ((uint32_t)0x00000002)
5435 #define RCC_AHB1RSTR_GPIOCRST ((uint32_t)0x00000004)
5436 #define RCC_AHB1RSTR_GPIODRST ((uint32_t)0x00000008)
5437 #define RCC_AHB1RSTR_GPIOERST ((uint32_t)0x00000010)
5438 #define RCC_AHB1RSTR_GPIOFRST ((uint32_t)0x00000020)
5439 #define RCC_AHB1RSTR_GPIOGRST ((uint32_t)0x00000040)
5440 #define RCC_AHB1RSTR_GPIOHRST ((uint32_t)0x00000080)
5441 #define RCC_AHB1RSTR_GPIOIRST ((uint32_t)0x00000100)
5442 #define RCC_AHB1RSTR_GPIOJRST ((uint32_t)0x00000200)
5443 #define RCC_AHB1RSTR_GPIOKRST ((uint32_t)0x00000400)
5444 #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000)
5445 #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00200000)
5446 #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00400000)
5447 #define RCC_AHB1RSTR_DMA2DRST ((uint32_t)0x00800000)
5448 #define RCC_AHB1RSTR_ETHMACRST ((uint32_t)0x02000000)
5449 #define RCC_AHB1RSTR_OTGHRST ((uint32_t)0x10000000)
5450
5451 /******************** Bit definition for RCC_AHB2RSTR register **************/
5452 #define RCC_AHB2RSTR_DCMIRST ((uint32_t)0x00000001)
5453 #define RCC_AHB2RSTR_RNGRST ((uint32_t)0x00000040)
5454 #define RCC_AHB2RSTR_OTGFSRST ((uint32_t)0x00000080)
5455
5456 /******************** Bit definition for RCC_AHB3RSTR register **************/
5457 #define RCC_AHB3RSTR_FMCRST ((uint32_t)0x00000001)
5458
5459 /******************** Bit definition for RCC_APB1RSTR register **************/
5460 #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001)
5461 #define RCC_APB1RSTR_TIM3RST ((uint32_t)0x00000002)
5462 #define RCC_APB1RSTR_TIM4RST ((uint32_t)0x00000004)
5463 #define RCC_APB1RSTR_TIM5RST ((uint32_t)0x00000008)
5464 #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010)
5465 #define RCC_APB1RSTR_TIM7RST ((uint32_t)0x00000020)
5466 #define RCC_APB1RSTR_TIM12RST ((uint32_t)0x00000040)
5467 #define RCC_APB1RSTR_TIM13RST ((uint32_t)0x00000080)
5468 #define RCC_APB1RSTR_TIM14RST ((uint32_t)0x00000100)
5469 #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800)
5470 #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000)
5471 #define RCC_APB1RSTR_SPI3RST ((uint32_t)0x00008000)
5472 #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000)
5473 #define RCC_APB1RSTR_USART3RST ((uint32_t)0x00040000)
5474 #define RCC_APB1RSTR_UART4RST ((uint32_t)0x00080000)
5475 #define RCC_APB1RSTR_UART5RST ((uint32_t)0x00100000)
5476 #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000)
5477 #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000)
5478 #define RCC_APB1RSTR_I2C3RST ((uint32_t)0x00800000)
5479 #define RCC_APB1RSTR_CAN1RST ((uint32_t)0x02000000)
5480 #define RCC_APB1RSTR_CAN2RST ((uint32_t)0x04000000)
5481 #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000)
5482 #define RCC_APB1RSTR_DACRST ((uint32_t)0x20000000)
5483 #define RCC_APB1RSTR_UART7RST ((uint32_t)0x40000000)
5484 #define RCC_APB1RSTR_UART8RST ((uint32_t)0x80000000)
5485
5486 /******************** Bit definition for RCC_APB2RSTR register **************/
5487 #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000001)
5488 #define RCC_APB2RSTR_TIM8RST ((uint32_t)0x00000002)
5489 #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00000010)
5490 #define RCC_APB2RSTR_USART6RST ((uint32_t)0x00000020)
5491 #define RCC_APB2RSTR_ADCRST ((uint32_t)0x00000100)
5492 #define RCC_APB2RSTR_SDIORST ((uint32_t)0x00000800)
5493 #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000)
5494 #define RCC_APB2RSTR_SPI4RST ((uint32_t)0x00002000)
5495 #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00004000)
5496 #define RCC_APB2RSTR_TIM9RST ((uint32_t)0x00010000)
5497 #define RCC_APB2RSTR_TIM10RST ((uint32_t)0x00020000)
5498 #define RCC_APB2RSTR_TIM11RST ((uint32_t)0x00040000)
5499 #define RCC_APB2RSTR_SPI5RST ((uint32_t)0x00100000)
5500 #define RCC_APB2RSTR_SPI6RST ((uint32_t)0x00200000)
5501 #define RCC_APB2RSTR_SAI1RST ((uint32_t)0x00400000)
5502
5503 /* Old SPI1RST bit definition, maintained for legacy purpose */
5504 #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST
5505
5506 /******************** Bit definition for RCC_AHB1ENR register ***************/
5507 #define RCC_AHB1ENR_GPIOAEN ((uint32_t)0x00000001)
5508 #define RCC_AHB1ENR_GPIOBEN ((uint32_t)0x00000002)
5509 #define RCC_AHB1ENR_GPIOCEN ((uint32_t)0x00000004)
5510 #define RCC_AHB1ENR_GPIODEN ((uint32_t)0x00000008)
5511 #define RCC_AHB1ENR_GPIOEEN ((uint32_t)0x00000010)
5512 #define RCC_AHB1ENR_GPIOFEN ((uint32_t)0x00000020)
5513 #define RCC_AHB1ENR_GPIOGEN ((uint32_t)0x00000040)
5514 #define RCC_AHB1ENR_GPIOHEN ((uint32_t)0x00000080)
5515 #define RCC_AHB1ENR_GPIOIEN ((uint32_t)0x00000100)
5516 #define RCC_AHB1ENR_GPIOJEN ((uint32_t)0x00000200)
5517 #define RCC_AHB1ENR_GPIOKEN ((uint32_t)0x00000400)
5518
5519 #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000)
5520 #define RCC_AHB1ENR_BKPSRAMEN ((uint32_t)0x00040000)
5521 #define RCC_AHB1ENR_CCMDATARAMEN ((uint32_t)0x00100000)
5522 #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00200000)
5523 #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00400000)
5524 #define RCC_AHB1ENR_DMA2DEN ((uint32_t)0x00800000)
5525
5526 #define RCC_AHB1ENR_ETHMACEN ((uint32_t)0x02000000)
5527 #define RCC_AHB1ENR_ETHMACTXEN ((uint32_t)0x04000000)
5528 #define RCC_AHB1ENR_ETHMACRXEN ((uint32_t)0x08000000)
5529 #define RCC_AHB1ENR_ETHMACPTPEN ((uint32_t)0x10000000)
5530 #define RCC_AHB1ENR_OTGHSEN ((uint32_t)0x20000000)
5531 #define RCC_AHB1ENR_OTGHSULPIEN ((uint32_t)0x40000000)
5532
5533 /******************** Bit definition for RCC_AHB2ENR register ***************/
5534 #define RCC_AHB2ENR_DCMIEN ((uint32_t)0x00000001)
5535 #define RCC_AHB2ENR_RNGEN ((uint32_t)0x00000040)
5536 #define RCC_AHB2ENR_OTGFSEN ((uint32_t)0x00000080)
5537
5538 /******************** Bit definition for RCC_AHB3ENR register ***************/
5539 #define RCC_AHB3ENR_FMCEN ((uint32_t)0x00000001)
5540
5541 /******************** Bit definition for RCC_APB1ENR register ***************/
5542 #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001)
5543 #define RCC_APB1ENR_TIM3EN ((uint32_t)0x00000002)
5544 #define RCC_APB1ENR_TIM4EN ((uint32_t)0x00000004)
5545 #define RCC_APB1ENR_TIM5EN ((uint32_t)0x00000008)
5546 #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010)
5547 #define RCC_APB1ENR_TIM7EN ((uint32_t)0x00000020)
5548 #define RCC_APB1ENR_TIM12EN ((uint32_t)0x00000040)
5549 #define RCC_APB1ENR_TIM13EN ((uint32_t)0x00000080)
5550 #define RCC_APB1ENR_TIM14EN ((uint32_t)0x00000100)
5551 #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800)
5552 #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000)
5553 #define RCC_APB1ENR_SPI3EN ((uint32_t)0x00008000)
5554 #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000)
5555 #define RCC_APB1ENR_USART3EN ((uint32_t)0x00040000)
5556 #define RCC_APB1ENR_UART4EN ((uint32_t)0x00080000)
5557 #define RCC_APB1ENR_UART5EN ((uint32_t)0x00100000)
5558 #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000)
5559 #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000)
5560 #define RCC_APB1ENR_I2C3EN ((uint32_t)0x00800000)
5561 #define RCC_APB1ENR_CAN1EN ((uint32_t)0x02000000)
5562 #define RCC_APB1ENR_CAN2EN ((uint32_t)0x04000000)
5563 #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000)
5564 #define RCC_APB1ENR_DACEN ((uint32_t)0x20000000)
5565 #define RCC_APB1ENR_UART7EN ((uint32_t)0x40000000)
5566 #define RCC_APB1ENR_UART8EN ((uint32_t)0x80000000)
5567
5568 /******************** Bit definition for RCC_APB2ENR register ***************/
5569 #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000001)
5570 #define RCC_APB2ENR_TIM8EN ((uint32_t)0x00000002)
5571 #define RCC_APB2ENR_USART1EN ((uint32_t)0x00000010)
5572 #define RCC_APB2ENR_USART6EN ((uint32_t)0x00000020)
5573 #define RCC_APB2ENR_ADC1EN ((uint32_t)0x00000100)
5574 #define RCC_APB2ENR_ADC2EN ((uint32_t)0x00000200)
5575 #define RCC_APB2ENR_ADC3EN ((uint32_t)0x00000400)
5576 #define RCC_APB2ENR_SDIOEN ((uint32_t)0x00000800)
5577 #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000)
5578 #define RCC_APB2ENR_SPI4EN ((uint32_t)0x00002000)
5579 #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00004000)
5580 #define RCC_APB2ENR_TIM9EN ((uint32_t)0x00010000)
5581 #define RCC_APB2ENR_TIM10EN ((uint32_t)0x00020000)
5582 #define RCC_APB2ENR_TIM11EN ((uint32_t)0x00040000)
5583 #define RCC_APB2ENR_SPI5EN ((uint32_t)0x00100000)
5584 #define RCC_APB2ENR_SPI6EN ((uint32_t)0x00200000)
5585 #define RCC_APB2ENR_SAI1EN ((uint32_t)0x00400000)
5586
5587 /******************** Bit definition for RCC_AHB1LPENR register *************/
5588 #define RCC_AHB1LPENR_GPIOALPEN ((uint32_t)0x00000001)
5589 #define RCC_AHB1LPENR_GPIOBLPEN ((uint32_t)0x00000002)
5590 #define RCC_AHB1LPENR_GPIOCLPEN ((uint32_t)0x00000004)
5591 #define RCC_AHB1LPENR_GPIODLPEN ((uint32_t)0x00000008)
5592 #define RCC_AHB1LPENR_GPIOELPEN ((uint32_t)0x00000010)
5593 #define RCC_AHB1LPENR_GPIOFLPEN ((uint32_t)0x00000020)
5594 #define RCC_AHB1LPENR_GPIOGLPEN ((uint32_t)0x00000040)
5595 #define RCC_AHB1LPENR_GPIOHLPEN ((uint32_t)0x00000080)
5596 #define RCC_AHB1LPENR_GPIOILPEN ((uint32_t)0x00000100)
5597 #define RCC_AHB1LPENR_GPIOJLPEN ((uint32_t)0x00000200)
5598 #define RCC_AHB1LPENR_GPIOKLPEN ((uint32_t)0x00000400)
5599
5600 #define RCC_AHB1LPENR_CRCLPEN ((uint32_t)0x00001000)
5601 #define RCC_AHB1LPENR_FLITFLPEN ((uint32_t)0x00008000)
5602 #define RCC_AHB1LPENR_SRAM1LPEN ((uint32_t)0x00010000)
5603 #define RCC_AHB1LPENR_SRAM2LPEN ((uint32_t)0x00020000)
5604 #define RCC_AHB1LPENR_BKPSRAMLPEN ((uint32_t)0x00040000)
5605 #define RCC_AHB1LPENR_SRAM3LPEN ((uint32_t)0x00080000)
5606 #define RCC_AHB1LPENR_DMA1LPEN ((uint32_t)0x00200000)
5607 #define RCC_AHB1LPENR_DMA2LPEN ((uint32_t)0x00400000)
5608 #define RCC_AHB1LPENR_DMA2DLPEN ((uint32_t)0x00800000)
5609
5610 #define RCC_AHB1LPENR_ETHMACLPEN ((uint32_t)0x02000000)
5611 #define RCC_AHB1LPENR_ETHMACTXLPEN ((uint32_t)0x04000000)
5612 #define RCC_AHB1LPENR_ETHMACRXLPEN ((uint32_t)0x08000000)
5613 #define RCC_AHB1LPENR_ETHMACPTPLPEN ((uint32_t)0x10000000)
5614 #define RCC_AHB1LPENR_OTGHSLPEN ((uint32_t)0x20000000)
5615 #define RCC_AHB1LPENR_OTGHSULPILPEN ((uint32_t)0x40000000)
5616
5617 /******************** Bit definition for RCC_AHB2LPENR register *************/
5618 #define RCC_AHB2LPENR_DCMILPEN ((uint32_t)0x00000001)
5619 #define RCC_AHB2LPENR_RNGLPEN ((uint32_t)0x00000040)
5620 #define RCC_AHB2LPENR_OTGFSLPEN ((uint32_t)0x00000080)
5621
5622 /******************** Bit definition for RCC_AHB3LPENR register *************/
5623 #define RCC_AHB3LPENR_FMCLPEN ((uint32_t)0x00000001)
5624
5625 /******************** Bit definition for RCC_APB1LPENR register *************/
5626 #define RCC_APB1LPENR_TIM2LPEN ((uint32_t)0x00000001)
5627 #define RCC_APB1LPENR_TIM3LPEN ((uint32_t)0x00000002)
5628 #define RCC_APB1LPENR_TIM4LPEN ((uint32_t)0x00000004)
5629 #define RCC_APB1LPENR_TIM5LPEN ((uint32_t)0x00000008)
5630 #define RCC_APB1LPENR_TIM6LPEN ((uint32_t)0x00000010)
5631 #define RCC_APB1LPENR_TIM7LPEN ((uint32_t)0x00000020)
5632 #define RCC_APB1LPENR_TIM12LPEN ((uint32_t)0x00000040)
5633 #define RCC_APB1LPENR_TIM13LPEN ((uint32_t)0x00000080)
5634 #define RCC_APB1LPENR_TIM14LPEN ((uint32_t)0x00000100)
5635 #define RCC_APB1LPENR_WWDGLPEN ((uint32_t)0x00000800)
5636 #define RCC_APB1LPENR_SPI2LPEN ((uint32_t)0x00004000)
5637 #define RCC_APB1LPENR_SPI3LPEN ((uint32_t)0x00008000)
5638 #define RCC_APB1LPENR_USART2LPEN ((uint32_t)0x00020000)
5639 #define RCC_APB1LPENR_USART3LPEN ((uint32_t)0x00040000)
5640 #define RCC_APB1LPENR_UART4LPEN ((uint32_t)0x00080000)
5641 #define RCC_APB1LPENR_UART5LPEN ((uint32_t)0x00100000)
5642 #define RCC_APB1LPENR_I2C1LPEN ((uint32_t)0x00200000)
5643 #define RCC_APB1LPENR_I2C2LPEN ((uint32_t)0x00400000)
5644 #define RCC_APB1LPENR_I2C3LPEN ((uint32_t)0x00800000)
5645 #define RCC_APB1LPENR_CAN1LPEN ((uint32_t)0x02000000)
5646 #define RCC_APB1LPENR_CAN2LPEN ((uint32_t)0x04000000)
5647 #define RCC_APB1LPENR_PWRLPEN ((uint32_t)0x10000000)
5648 #define RCC_APB1LPENR_DACLPEN ((uint32_t)0x20000000)
5649 #define RCC_APB1LPENR_UART7LPEN ((uint32_t)0x40000000)
5650 #define RCC_APB1LPENR_UART8LPEN ((uint32_t)0x80000000)
5651
5652 /******************** Bit definition for RCC_APB2LPENR register *************/
5653 #define RCC_APB2LPENR_TIM1LPEN ((uint32_t)0x00000001)
5654 #define RCC_APB2LPENR_TIM8LPEN ((uint32_t)0x00000002)
5655 #define RCC_APB2LPENR_USART1LPEN ((uint32_t)0x00000010)
5656 #define RCC_APB2LPENR_USART6LPEN ((uint32_t)0x00000020)
5657 #define RCC_APB2LPENR_ADC1LPEN ((uint32_t)0x00000100)
5658 #define RCC_APB2LPENR_ADC2LPEN ((uint32_t)0x00000200)
5659 #define RCC_APB2LPENR_ADC3LPEN ((uint32_t)0x00000400)
5660 #define RCC_APB2LPENR_SDIOLPEN ((uint32_t)0x00000800)
5661 #define RCC_APB2LPENR_SPI1LPEN ((uint32_t)0x00001000)
5662 #define RCC_APB2LPENR_SPI4LPEN ((uint32_t)0x00002000)
5663 #define RCC_APB2LPENR_SYSCFGLPEN ((uint32_t)0x00004000)
5664 #define RCC_APB2LPENR_TIM9LPEN ((uint32_t)0x00010000)
5665 #define RCC_APB2LPENR_TIM10LPEN ((uint32_t)0x00020000)
5666 #define RCC_APB2LPENR_TIM11LPEN ((uint32_t)0x00040000)
5667 #define RCC_APB2LPENR_SPI5LPEN ((uint32_t)0x00100000)
5668 #define RCC_APB2LPENR_SPI6LPEN ((uint32_t)0x00200000)
5669 #define RCC_APB2LPENR_SAI1LPEN ((uint32_t)0x00400000)
5670
5671 /******************** Bit definition for RCC_BDCR register ******************/
5672 #define RCC_BDCR_LSEON ((uint32_t)0x00000001)
5673 #define RCC_BDCR_LSERDY ((uint32_t)0x00000002)
5674 #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004)
5675
5676 #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300)
5677 #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100)
5678 #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200)
5679
5680 #define RCC_BDCR_RTCEN ((uint32_t)0x00008000)
5681 #define RCC_BDCR_BDRST ((uint32_t)0x00010000)
5682
5683 /******************** Bit definition for RCC_CSR register *******************/
5684 #define RCC_CSR_LSION ((uint32_t)0x00000001)
5685 #define RCC_CSR_LSIRDY ((uint32_t)0x00000002)
5686 #define RCC_CSR_RMVF ((uint32_t)0x01000000)
5687 #define RCC_CSR_BORRSTF ((uint32_t)0x02000000)
5688 #define RCC_CSR_PADRSTF ((uint32_t)0x04000000)
5689 #define RCC_CSR_PORRSTF ((uint32_t)0x08000000)
5690 #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000)
5691 #define RCC_CSR_WDGRSTF ((uint32_t)0x20000000)
5692 #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000)
5693 #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000)
5694
5695 /******************** Bit definition for RCC_SSCGR register *****************/
5696 #define RCC_SSCGR_MODPER ((uint32_t)0x00001FFF)
5697 #define RCC_SSCGR_INCSTEP ((uint32_t)0x0FFFE000)
5698 #define RCC_SSCGR_SPREADSEL ((uint32_t)0x40000000)
5699 #define RCC_SSCGR_SSCGEN ((uint32_t)0x80000000)
5700
5701 /******************** Bit definition for RCC_PLLI2SCFGR register ************/
5702 #define RCC_PLLI2SCFGR_PLLI2SN ((uint32_t)0x00007FC0)
5703 #define RCC_PLLI2SCFGR_PLLI2SN_0 ((uint32_t)0x00000040)
5704 #define RCC_PLLI2SCFGR_PLLI2SN_1 ((uint32_t)0x00000080)
5705 #define RCC_PLLI2SCFGR_PLLI2SN_2 ((uint32_t)0x00000100)
5706 #define RCC_PLLI2SCFGR_PLLI2SN_3 ((uint32_t)0x00000200)
5707 #define RCC_PLLI2SCFGR_PLLI2SN_4 ((uint32_t)0x00000400)
5708 #define RCC_PLLI2SCFGR_PLLI2SN_5 ((uint32_t)0x00000800)
5709 #define RCC_PLLI2SCFGR_PLLI2SN_6 ((uint32_t)0x00001000)
5710 #define RCC_PLLI2SCFGR_PLLI2SN_7 ((uint32_t)0x00002000)
5711 #define RCC_PLLI2SCFGR_PLLI2SN_8 ((uint32_t)0x00004000)
5712
5713 #define RCC_PLLI2SCFGR_PLLI2SQ ((uint32_t)0x0F000000)
5714 #define RCC_PLLI2SCFGR_PLLI2SQ_0 ((uint32_t)0x01000000)
5715 #define RCC_PLLI2SCFGR_PLLI2SQ_1 ((uint32_t)0x02000000)
5716 #define RCC_PLLI2SCFGR_PLLI2SQ_2 ((uint32_t)0x04000000)
5717 #define RCC_PLLI2SCFGR_PLLI2SQ_3 ((uint32_t)0x08000000)
5718
5719 #define RCC_PLLI2SCFGR_PLLI2SR ((uint32_t)0x70000000)
5720 #define RCC_PLLI2SCFGR_PLLI2SR_0 ((uint32_t)0x10000000)
5721 #define RCC_PLLI2SCFGR_PLLI2SR_1 ((uint32_t)0x20000000)
5722 #define RCC_PLLI2SCFGR_PLLI2SR_2 ((uint32_t)0x40000000)
5723
5724
5725 /******************** Bit definition for RCC_PLLSAICFGR register ************/
5726 #define RCC_PLLSAICFGR_PLLSAIN ((uint32_t)0x00007FC0)
5727 #define RCC_PLLSAICFGR_PLLSAIN_0 ((uint32_t)0x00000040)
5728 #define RCC_PLLSAICFGR_PLLSAIN_1 ((uint32_t)0x00000080)
5729 #define RCC_PLLSAICFGR_PLLSAIN_2 ((uint32_t)0x00000100)
5730 #define RCC_PLLSAICFGR_PLLSAIN_3 ((uint32_t)0x00000200)
5731 #define RCC_PLLSAICFGR_PLLSAIN_4 ((uint32_t)0x00000400)
5732 #define RCC_PLLSAICFGR_PLLSAIN_5 ((uint32_t)0x00000800)
5733 #define RCC_PLLSAICFGR_PLLSAIN_6 ((uint32_t)0x00001000)
5734 #define RCC_PLLSAICFGR_PLLSAIN_7 ((uint32_t)0x00002000)
5735 #define RCC_PLLSAICFGR_PLLSAIN_8 ((uint32_t)0x00004000)
5736
5737 #define RCC_PLLSAICFGR_PLLSAIQ ((uint32_t)0x0F000000)
5738 #define RCC_PLLSAICFGR_PLLSAIQ_0 ((uint32_t)0x01000000)
5739 #define RCC_PLLSAICFGR_PLLSAIQ_1 ((uint32_t)0x02000000)
5740 #define RCC_PLLSAICFGR_PLLSAIQ_2 ((uint32_t)0x04000000)
5741 #define RCC_PLLSAICFGR_PLLSAIQ_3 ((uint32_t)0x08000000)
5742
5743 #define RCC_PLLSAICFGR_PLLSAIR ((uint32_t)0x70000000)
5744 #define RCC_PLLSAICFGR_PLLSAIR_0 ((uint32_t)0x10000000)
5745 #define RCC_PLLSAICFGR_PLLSAIR_1 ((uint32_t)0x20000000)
5746 #define RCC_PLLSAICFGR_PLLSAIR_2 ((uint32_t)0x40000000)
5747
5748 /******************** Bit definition for RCC_DCKCFGR register ***************/
5749 #define RCC_DCKCFGR_PLLI2SDIVQ ((uint32_t)0x0000001F)
5750 #define RCC_DCKCFGR_PLLSAIDIVQ ((uint32_t)0x00001F00)
5751 #define RCC_DCKCFGR_PLLSAIDIVR ((uint32_t)0x00030000)
5752 #define RCC_DCKCFGR_SAI1ASRC ((uint32_t)0x00300000)
5753 #define RCC_DCKCFGR_SAI1BSRC ((uint32_t)0x00C00000)
5754 #define RCC_DCKCFGR_TIMPRE ((uint32_t)0x01000000)
5755
5756
5757 /******************************************************************************/
5758 /* */
5759 /* RNG */
5760 /* */
5761 /******************************************************************************/
5762 /******************** Bits definition for RNG_CR register *******************/
5763 #define RNG_CR_RNGEN ((uint32_t)0x00000004)
5764 #define RNG_CR_IE ((uint32_t)0x00000008)
5765
5766 /******************** Bits definition for RNG_SR register *******************/
5767 #define RNG_SR_DRDY ((uint32_t)0x00000001)
5768 #define RNG_SR_CECS ((uint32_t)0x00000002)
5769 #define RNG_SR_SECS ((uint32_t)0x00000004)
5770 #define RNG_SR_CEIS ((uint32_t)0x00000020)
5771 #define RNG_SR_SEIS ((uint32_t)0x00000040)
5772
5773 /******************************************************************************/
5774 /* */
5775 /* Real-Time Clock (RTC) */
5776 /* */
5777 /******************************************************************************/
5778 /******************** Bits definition for RTC_TR register *******************/
5779 #define RTC_TR_PM ((uint32_t)0x00400000)
5780 #define RTC_TR_HT ((uint32_t)0x00300000)
5781 #define RTC_TR_HT_0 ((uint32_t)0x00100000)
5782 #define RTC_TR_HT_1 ((uint32_t)0x00200000)
5783 #define RTC_TR_HU ((uint32_t)0x000F0000)
5784 #define RTC_TR_HU_0 ((uint32_t)0x00010000)
5785 #define RTC_TR_HU_1 ((uint32_t)0x00020000)
5786 #define RTC_TR_HU_2 ((uint32_t)0x00040000)
5787 #define RTC_TR_HU_3 ((uint32_t)0x00080000)
5788 #define RTC_TR_MNT ((uint32_t)0x00007000)
5789 #define RTC_TR_MNT_0 ((uint32_t)0x00001000)
5790 #define RTC_TR_MNT_1 ((uint32_t)0x00002000)
5791 #define RTC_TR_MNT_2 ((uint32_t)0x00004000)
5792 #define RTC_TR_MNU ((uint32_t)0x00000F00)
5793 #define RTC_TR_MNU_0 ((uint32_t)0x00000100)
5794 #define RTC_TR_MNU_1 ((uint32_t)0x00000200)
5795 #define RTC_TR_MNU_2 ((uint32_t)0x00000400)
5796 #define RTC_TR_MNU_3 ((uint32_t)0x00000800)
5797 #define RTC_TR_ST ((uint32_t)0x00000070)
5798 #define RTC_TR_ST_0 ((uint32_t)0x00000010)
5799 #define RTC_TR_ST_1 ((uint32_t)0x00000020)
5800 #define RTC_TR_ST_2 ((uint32_t)0x00000040)
5801 #define RTC_TR_SU ((uint32_t)0x0000000F)
5802 #define RTC_TR_SU_0 ((uint32_t)0x00000001)
5803 #define RTC_TR_SU_1 ((uint32_t)0x00000002)
5804 #define RTC_TR_SU_2 ((uint32_t)0x00000004)
5805 #define RTC_TR_SU_3 ((uint32_t)0x00000008)
5806
5807 /******************** Bits definition for RTC_DR register *******************/
5808 #define RTC_DR_YT ((uint32_t)0x00F00000)
5809 #define RTC_DR_YT_0 ((uint32_t)0x00100000)
5810 #define RTC_DR_YT_1 ((uint32_t)0x00200000)
5811 #define RTC_DR_YT_2 ((uint32_t)0x00400000)
5812 #define RTC_DR_YT_3 ((uint32_t)0x00800000)
5813 #define RTC_DR_YU ((uint32_t)0x000F0000)
5814 #define RTC_DR_YU_0 ((uint32_t)0x00010000)
5815 #define RTC_DR_YU_1 ((uint32_t)0x00020000)
5816 #define RTC_DR_YU_2 ((uint32_t)0x00040000)
5817 #define RTC_DR_YU_3 ((uint32_t)0x00080000)
5818 #define RTC_DR_WDU ((uint32_t)0x0000E000)
5819 #define RTC_DR_WDU_0 ((uint32_t)0x00002000)
5820 #define RTC_DR_WDU_1 ((uint32_t)0x00004000)
5821 #define RTC_DR_WDU_2 ((uint32_t)0x00008000)
5822 #define RTC_DR_MT ((uint32_t)0x00001000)
5823 #define RTC_DR_MU ((uint32_t)0x00000F00)
5824 #define RTC_DR_MU_0 ((uint32_t)0x00000100)
5825 #define RTC_DR_MU_1 ((uint32_t)0x00000200)
5826 #define RTC_DR_MU_2 ((uint32_t)0x00000400)
5827 #define RTC_DR_MU_3 ((uint32_t)0x00000800)
5828 #define RTC_DR_DT ((uint32_t)0x00000030)
5829 #define RTC_DR_DT_0 ((uint32_t)0x00000010)
5830 #define RTC_DR_DT_1 ((uint32_t)0x00000020)
5831 #define RTC_DR_DU ((uint32_t)0x0000000F)
5832 #define RTC_DR_DU_0 ((uint32_t)0x00000001)
5833 #define RTC_DR_DU_1 ((uint32_t)0x00000002)
5834 #define RTC_DR_DU_2 ((uint32_t)0x00000004)
5835 #define RTC_DR_DU_3 ((uint32_t)0x00000008)
5836
5837 /******************** Bits definition for RTC_CR register *******************/
5838 #define RTC_CR_COE ((uint32_t)0x00800000)
5839 #define RTC_CR_OSEL ((uint32_t)0x00600000)
5840 #define RTC_CR_OSEL_0 ((uint32_t)0x00200000)
5841 #define RTC_CR_OSEL_1 ((uint32_t)0x00400000)
5842 #define RTC_CR_POL ((uint32_t)0x00100000)
5843 #define RTC_CR_COSEL ((uint32_t)0x00080000)
5844 #define RTC_CR_BCK ((uint32_t)0x00040000)
5845 #define RTC_CR_SUB1H ((uint32_t)0x00020000)
5846 #define RTC_CR_ADD1H ((uint32_t)0x00010000)
5847 #define RTC_CR_TSIE ((uint32_t)0x00008000)
5848 #define RTC_CR_WUTIE ((uint32_t)0x00004000)
5849 #define RTC_CR_ALRBIE ((uint32_t)0x00002000)
5850 #define RTC_CR_ALRAIE ((uint32_t)0x00001000)
5851 #define RTC_CR_TSE ((uint32_t)0x00000800)
5852 #define RTC_CR_WUTE ((uint32_t)0x00000400)
5853 #define RTC_CR_ALRBE ((uint32_t)0x00000200)
5854 #define RTC_CR_ALRAE ((uint32_t)0x00000100)
5855 #define RTC_CR_DCE ((uint32_t)0x00000080)
5856 #define RTC_CR_FMT ((uint32_t)0x00000040)
5857 #define RTC_CR_BYPSHAD ((uint32_t)0x00000020)
5858 #define RTC_CR_REFCKON ((uint32_t)0x00000010)
5859 #define RTC_CR_TSEDGE ((uint32_t)0x00000008)
5860 #define RTC_CR_WUCKSEL ((uint32_t)0x00000007)
5861 #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001)
5862 #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002)
5863 #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004)
5864
5865 /******************** Bits definition for RTC_ISR register ******************/
5866 #define RTC_ISR_RECALPF ((uint32_t)0x00010000)
5867 #define RTC_ISR_TAMP1F ((uint32_t)0x00002000)
5868 #define RTC_ISR_TAMP2F ((uint32_t)0x00004000)
5869 #define RTC_ISR_TSOVF ((uint32_t)0x00001000)
5870 #define RTC_ISR_TSF ((uint32_t)0x00000800)
5871 #define RTC_ISR_WUTF ((uint32_t)0x00000400)
5872 #define RTC_ISR_ALRBF ((uint32_t)0x00000200)
5873 #define RTC_ISR_ALRAF ((uint32_t)0x00000100)
5874 #define RTC_ISR_INIT ((uint32_t)0x00000080)
5875 #define RTC_ISR_INITF ((uint32_t)0x00000040)
5876 #define RTC_ISR_RSF ((uint32_t)0x00000020)
5877 #define RTC_ISR_INITS ((uint32_t)0x00000010)
5878 #define RTC_ISR_SHPF ((uint32_t)0x00000008)
5879 #define RTC_ISR_WUTWF ((uint32_t)0x00000004)
5880 #define RTC_ISR_ALRBWF ((uint32_t)0x00000002)
5881 #define RTC_ISR_ALRAWF ((uint32_t)0x00000001)
5882
5883 /******************** Bits definition for RTC_PRER register *****************/
5884 #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000)
5885 #define RTC_PRER_PREDIV_S ((uint32_t)0x00001FFF)
5886
5887 /******************** Bits definition for RTC_WUTR register *****************/
5888 #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF)
5889
5890 /******************** Bits definition for RTC_CALIBR register ***************/
5891 #define RTC_CALIBR_DCS ((uint32_t)0x00000080)
5892 #define RTC_CALIBR_DC ((uint32_t)0x0000001F)
5893
5894 /******************** Bits definition for RTC_ALRMAR register ***************/
5895 #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000)
5896 #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000)
5897 #define RTC_ALRMAR_DT ((uint32_t)0x30000000)
5898 #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000)
5899 #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000)
5900 #define RTC_ALRMAR_DU ((uint32_t)0x0F000000)
5901 #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000)
5902 #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000)
5903 #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000)
5904 #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000)
5905 #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000)
5906 #define RTC_ALRMAR_PM ((uint32_t)0x00400000)
5907 #define RTC_ALRMAR_HT ((uint32_t)0x00300000)
5908 #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000)
5909 #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000)
5910 #define RTC_ALRMAR_HU ((uint32_t)0x000F0000)
5911 #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000)
5912 #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000)
5913 #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000)
5914 #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000)
5915 #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000)
5916 #define RTC_ALRMAR_MNT ((uint32_t)0x00007000)
5917 #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000)
5918 #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000)
5919 #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000)
5920 #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00)
5921 #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100)
5922 #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200)
5923 #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400)
5924 #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800)
5925 #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080)
5926 #define RTC_ALRMAR_ST ((uint32_t)0x00000070)
5927 #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010)
5928 #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020)
5929 #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040)
5930 #define RTC_ALRMAR_SU ((uint32_t)0x0000000F)
5931 #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001)
5932 #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002)
5933 #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004)
5934 #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008)
5935
5936 /******************** Bits definition for RTC_ALRMBR register ***************/
5937 #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000)
5938 #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000)
5939 #define RTC_ALRMBR_DT ((uint32_t)0x30000000)
5940 #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000)
5941 #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000)
5942 #define RTC_ALRMBR_DU ((uint32_t)0x0F000000)
5943 #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000)
5944 #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000)
5945 #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000)
5946 #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000)
5947 #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000)
5948 #define RTC_ALRMBR_PM ((uint32_t)0x00400000)
5949 #define RTC_ALRMBR_HT ((uint32_t)0x00300000)
5950 #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000)
5951 #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000)
5952 #define RTC_ALRMBR_HU ((uint32_t)0x000F0000)
5953 #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000)
5954 #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000)
5955 #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000)
5956 #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000)
5957 #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000)
5958 #define RTC_ALRMBR_MNT ((uint32_t)0x00007000)
5959 #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000)
5960 #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000)
5961 #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000)
5962 #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00)
5963 #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100)
5964 #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200)
5965 #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400)
5966 #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800)
5967 #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080)
5968 #define RTC_ALRMBR_ST ((uint32_t)0x00000070)
5969 #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010)
5970 #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020)
5971 #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040)
5972 #define RTC_ALRMBR_SU ((uint32_t)0x0000000F)
5973 #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001)
5974 #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002)
5975 #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004)
5976 #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008)
5977
5978 /******************** Bits definition for RTC_WPR register ******************/
5979 #define RTC_WPR_KEY ((uint32_t)0x000000FF)
5980
5981 /******************** Bits definition for RTC_SSR register ******************/
5982 #define RTC_SSR_SS ((uint32_t)0x0000FFFF)
5983
5984 /******************** Bits definition for RTC_SHIFTR register ***************/
5985 #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF)
5986 #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000)
5987
5988 /******************** Bits definition for RTC_TSTR register *****************/
5989 #define RTC_TSTR_PM ((uint32_t)0x00400000)
5990 #define RTC_TSTR_HT ((uint32_t)0x00300000)
5991 #define RTC_TSTR_HT_0 ((uint32_t)0x00100000)
5992 #define RTC_TSTR_HT_1 ((uint32_t)0x00200000)
5993 #define RTC_TSTR_HU ((uint32_t)0x000F0000)
5994 #define RTC_TSTR_HU_0 ((uint32_t)0x00010000)
5995 #define RTC_TSTR_HU_1 ((uint32_t)0x00020000)
5996 #define RTC_TSTR_HU_2 ((uint32_t)0x00040000)
5997 #define RTC_TSTR_HU_3 ((uint32_t)0x00080000)
5998 #define RTC_TSTR_MNT ((uint32_t)0x00007000)
5999 #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000)
6000 #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000)
6001 #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000)
6002 #define RTC_TSTR_MNU ((uint32_t)0x00000F00)
6003 #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100)
6004 #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200)
6005 #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400)
6006 #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800)
6007 #define RTC_TSTR_ST ((uint32_t)0x00000070)
6008 #define RTC_TSTR_ST_0 ((uint32_t)0x00000010)
6009 #define RTC_TSTR_ST_1 ((uint32_t)0x00000020)
6010 #define RTC_TSTR_ST_2 ((uint32_t)0x00000040)
6011 #define RTC_TSTR_SU ((uint32_t)0x0000000F)
6012 #define RTC_TSTR_SU_0 ((uint32_t)0x00000001)
6013 #define RTC_TSTR_SU_1 ((uint32_t)0x00000002)
6014 #define RTC_TSTR_SU_2 ((uint32_t)0x00000004)
6015 #define RTC_TSTR_SU_3 ((uint32_t)0x00000008)
6016
6017 /******************** Bits definition for RTC_TSDR register *****************/
6018 #define RTC_TSDR_WDU ((uint32_t)0x0000E000)
6019 #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000)
6020 #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000)
6021 #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000)
6022 #define RTC_TSDR_MT ((uint32_t)0x00001000)
6023 #define RTC_TSDR_MU ((uint32_t)0x00000F00)
6024 #define RTC_TSDR_MU_0 ((uint32_t)0x00000100)
6025 #define RTC_TSDR_MU_1 ((uint32_t)0x00000200)
6026 #define RTC_TSDR_MU_2 ((uint32_t)0x00000400)
6027 #define RTC_TSDR_MU_3 ((uint32_t)0x00000800)
6028 #define RTC_TSDR_DT ((uint32_t)0x00000030)
6029 #define RTC_TSDR_DT_0 ((uint32_t)0x00000010)
6030 #define RTC_TSDR_DT_1 ((uint32_t)0x00000020)
6031 #define RTC_TSDR_DU ((uint32_t)0x0000000F)
6032 #define RTC_TSDR_DU_0 ((uint32_t)0x00000001)
6033 #define RTC_TSDR_DU_1 ((uint32_t)0x00000002)
6034 #define RTC_TSDR_DU_2 ((uint32_t)0x00000004)
6035 #define RTC_TSDR_DU_3 ((uint32_t)0x00000008)
6036
6037 /******************** Bits definition for RTC_TSSSR register ****************/
6038 #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF)
6039
6040 /******************** Bits definition for RTC_CAL register *****************/
6041 #define RTC_CALR_CALP ((uint32_t)0x00008000)
6042 #define RTC_CALR_CALW8 ((uint32_t)0x00004000)
6043 #define RTC_CALR_CALW16 ((uint32_t)0x00002000)
6044 #define RTC_CALR_CALM ((uint32_t)0x000001FF)
6045 #define RTC_CALR_CALM_0 ((uint32_t)0x00000001)
6046 #define RTC_CALR_CALM_1 ((uint32_t)0x00000002)
6047 #define RTC_CALR_CALM_2 ((uint32_t)0x00000004)
6048 #define RTC_CALR_CALM_3 ((uint32_t)0x00000008)
6049 #define RTC_CALR_CALM_4 ((uint32_t)0x00000010)
6050 #define RTC_CALR_CALM_5 ((uint32_t)0x00000020)
6051 #define RTC_CALR_CALM_6 ((uint32_t)0x00000040)
6052 #define RTC_CALR_CALM_7 ((uint32_t)0x00000080)
6053 #define RTC_CALR_CALM_8 ((uint32_t)0x00000100)
6054
6055 /******************** Bits definition for RTC_TAFCR register ****************/
6056 #define RTC_TAFCR_ALARMOUTTYPE ((uint32_t)0x00040000)
6057 #define RTC_TAFCR_TSINSEL ((uint32_t)0x00020000)
6058 #define RTC_TAFCR_TAMPINSEL ((uint32_t)0x00010000)
6059 #define RTC_TAFCR_TAMPPUDIS ((uint32_t)0x00008000)
6060 #define RTC_TAFCR_TAMPPRCH ((uint32_t)0x00006000)
6061 #define RTC_TAFCR_TAMPPRCH_0 ((uint32_t)0x00002000)
6062 #define RTC_TAFCR_TAMPPRCH_1 ((uint32_t)0x00004000)
6063 #define RTC_TAFCR_TAMPFLT ((uint32_t)0x00001800)
6064 #define RTC_TAFCR_TAMPFLT_0 ((uint32_t)0x00000800)
6065 #define RTC_TAFCR_TAMPFLT_1 ((uint32_t)0x00001000)
6066 #define RTC_TAFCR_TAMPFREQ ((uint32_t)0x00000700)
6067 #define RTC_TAFCR_TAMPFREQ_0 ((uint32_t)0x00000100)
6068 #define RTC_TAFCR_TAMPFREQ_1 ((uint32_t)0x00000200)
6069 #define RTC_TAFCR_TAMPFREQ_2 ((uint32_t)0x00000400)
6070 #define RTC_TAFCR_TAMPTS ((uint32_t)0x00000080)
6071 #define RTC_TAFCR_TAMP2TRG ((uint32_t)0x00000010)
6072 #define RTC_TAFCR_TAMP2E ((uint32_t)0x00000008)
6073 #define RTC_TAFCR_TAMPIE ((uint32_t)0x00000004)
6074 #define RTC_TAFCR_TAMP1TRG ((uint32_t)0x00000002)
6075 #define RTC_TAFCR_TAMP1E ((uint32_t)0x00000001)
6076
6077 /******************** Bits definition for RTC_ALRMASSR register *************/
6078 #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000)
6079 #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000)
6080 #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000)
6081 #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000)
6082 #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000)
6083 #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF)
6084
6085 /******************** Bits definition for RTC_ALRMBSSR register *************/
6086 #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000)
6087 #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000)
6088 #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000)
6089 #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000)
6090 #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000)
6091 #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFF)
6092
6093 /******************** Bits definition for RTC_BKP0R register ****************/
6094 #define RTC_BKP0R ((uint32_t)0xFFFFFFFF)
6095
6096 /******************** Bits definition for RTC_BKP1R register ****************/
6097 #define RTC_BKP1R ((uint32_t)0xFFFFFFFF)
6098
6099 /******************** Bits definition for RTC_BKP2R register ****************/
6100 #define RTC_BKP2R ((uint32_t)0xFFFFFFFF)
6101
6102 /******************** Bits definition for RTC_BKP3R register ****************/
6103 #define RTC_BKP3R ((uint32_t)0xFFFFFFFF)
6104
6105 /******************** Bits definition for RTC_BKP4R register ****************/
6106 #define RTC_BKP4R ((uint32_t)0xFFFFFFFF)
6107
6108 /******************** Bits definition for RTC_BKP5R register ****************/
6109 #define RTC_BKP5R ((uint32_t)0xFFFFFFFF)
6110
6111 /******************** Bits definition for RTC_BKP6R register ****************/
6112 #define RTC_BKP6R ((uint32_t)0xFFFFFFFF)
6113
6114 /******************** Bits definition for RTC_BKP7R register ****************/
6115 #define RTC_BKP7R ((uint32_t)0xFFFFFFFF)
6116
6117 /******************** Bits definition for RTC_BKP8R register ****************/
6118 #define RTC_BKP8R ((uint32_t)0xFFFFFFFF)
6119
6120 /******************** Bits definition for RTC_BKP9R register ****************/
6121 #define RTC_BKP9R ((uint32_t)0xFFFFFFFF)
6122
6123 /******************** Bits definition for RTC_BKP10R register ***************/
6124 #define RTC_BKP10R ((uint32_t)0xFFFFFFFF)
6125
6126 /******************** Bits definition for RTC_BKP11R register ***************/
6127 #define RTC_BKP11R ((uint32_t)0xFFFFFFFF)
6128
6129 /******************** Bits definition for RTC_BKP12R register ***************/
6130 #define RTC_BKP12R ((uint32_t)0xFFFFFFFF)
6131
6132 /******************** Bits definition for RTC_BKP13R register ***************/
6133 #define RTC_BKP13R ((uint32_t)0xFFFFFFFF)
6134
6135 /******************** Bits definition for RTC_BKP14R register ***************/
6136 #define RTC_BKP14R ((uint32_t)0xFFFFFFFF)
6137
6138 /******************** Bits definition for RTC_BKP15R register ***************/
6139 #define RTC_BKP15R ((uint32_t)0xFFFFFFFF)
6140
6141 /******************** Bits definition for RTC_BKP16R register ***************/
6142 #define RTC_BKP16R ((uint32_t)0xFFFFFFFF)
6143
6144 /******************** Bits definition for RTC_BKP17R register ***************/
6145 #define RTC_BKP17R ((uint32_t)0xFFFFFFFF)
6146
6147 /******************** Bits definition for RTC_BKP18R register ***************/
6148 #define RTC_BKP18R ((uint32_t)0xFFFFFFFF)
6149
6150 /******************** Bits definition for RTC_BKP19R register ***************/
6151 #define RTC_BKP19R ((uint32_t)0xFFFFFFFF)
6152
6153 /******************************************************************************/
6154 /* */
6155 /* Serial Audio Interface */
6156 /* */
6157 /******************************************************************************/
6158 /******************** Bit definition for SAI_GCR register *******************/
6159 #define SAI_GCR_SYNCIN ((uint32_t)0x00000003) /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
6160 #define SAI_GCR_SYNCIN_0 ((uint32_t)0x00000001) /*!<Bit 0 */
6161 #define SAI_GCR_SYNCIN_1 ((uint32_t)0x00000002) /*!<Bit 1 */
6162
6163 #define SAI_GCR_SYNCOUT ((uint32_t)0x00000030) /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
6164 #define SAI_GCR_SYNCOUT_0 ((uint32_t)0x00000010) /*!<Bit 0 */
6165 #define SAI_GCR_SYNCOUT_1 ((uint32_t)0x00000020) /*!<Bit 1 */
6166
6167 /******************* Bit definition for SAI_xCR1 register *******************/
6168 #define SAI_xCR1_MODE ((uint32_t)0x00000003) /*!<MODE[1:0] bits (Audio Block Mode) */
6169 #define SAI_xCR1_MODE_0 ((uint32_t)0x00000001) /*!<Bit 0 */
6170 #define SAI_xCR1_MODE_1 ((uint32_t)0x00000002) /*!<Bit 1 */
6171
6172 #define SAI_xCR1_PRTCFG ((uint32_t)0x0000000C) /*!<PRTCFG[1:0] bits (Protocol Configuration) */
6173 #define SAI_xCR1_PRTCFG_0 ((uint32_t)0x00000004) /*!<Bit 0 */
6174 #define SAI_xCR1_PRTCFG_1 ((uint32_t)0x00000008) /*!<Bit 1 */
6175
6176 #define SAI_xCR1_DS ((uint32_t)0x000000E0) /*!<DS[1:0] bits (Data Size) */
6177 #define SAI_xCR1_DS_0 ((uint32_t)0x00000020) /*!<Bit 0 */
6178 #define SAI_xCR1_DS_1 ((uint32_t)0x00000040) /*!<Bit 1 */
6179 #define SAI_xCR1_DS_2 ((uint32_t)0x00000080) /*!<Bit 2 */
6180
6181 #define SAI_xCR1_LSBFIRST ((uint32_t)0x00000100) /*!<LSB First Configuration */
6182 #define SAI_xCR1_CKSTR ((uint32_t)0x00000200) /*!<ClocK STRobing edge */
6183
6184 #define SAI_xCR1_SYNCEN ((uint32_t)0x00000C00) /*!<SYNCEN[1:0](SYNChronization ENable) */
6185 #define SAI_xCR1_SYNCEN_0 ((uint32_t)0x00000400) /*!<Bit 0 */
6186 #define SAI_xCR1_SYNCEN_1 ((uint32_t)0x00000800) /*!<Bit 1 */
6187
6188 #define SAI_xCR1_MONO ((uint32_t)0x00001000) /*!<Mono mode */
6189 #define SAI_xCR1_OUTDRIV ((uint32_t)0x00002000) /*!<Output Drive */
6190 #define SAI_xCR1_SAIEN ((uint32_t)0x00010000) /*!<Audio Block enable */
6191 #define SAI_xCR1_DMAEN ((uint32_t)0x00020000) /*!<DMA enable */
6192 #define SAI_xCR1_NODIV ((uint32_t)0x00080000) /*!<No Divider Configuration */
6193
6194 #define SAI_xCR1_MCKDIV ((uint32_t)0x00780000) /*!<MCKDIV[3:0] (Master ClocK Divider) */
6195 #define SAI_xCR1_MCKDIV_0 ((uint32_t)0x00080000) /*!<Bit 0 */
6196 #define SAI_xCR1_MCKDIV_1 ((uint32_t)0x00100000) /*!<Bit 1 */
6197 #define SAI_xCR1_MCKDIV_2 ((uint32_t)0x00200000) /*!<Bit 2 */
6198 #define SAI_xCR1_MCKDIV_3 ((uint32_t)0x00400000) /*!<Bit 3 */
6199
6200 /******************* Bit definition for SAI_xCR2 register *******************/
6201 #define SAI_xCR2_FTH ((uint32_t)0x00000003) /*!<FTH[1:0](Fifo THreshold) */
6202 #define SAI_xCR2_FTH_0 ((uint32_t)0x00000001) /*!<Bit 0 */
6203 #define SAI_xCR2_FTH_1 ((uint32_t)0x00000002) /*!<Bit 1 */
6204
6205 #define SAI_xCR2_FFLUSH ((uint32_t)0x00000008) /*!<Fifo FLUSH */
6206 #define SAI_xCR2_TRIS ((uint32_t)0x00000010) /*!<TRIState Management on data line */
6207 #define SAI_xCR2_MUTE ((uint32_t)0x00000020) /*!<Mute mode */
6208 #define SAI_xCR2_MUTEVAL ((uint32_t)0x00000040) /*!<Muate value */
6209
6210 #define SAI_xCR2_MUTECNT ((uint32_t)0x00001F80) /*!<MUTECNT[5:0] (MUTE counter) */
6211 #define SAI_xCR2_MUTECNT_0 ((uint32_t)0x00000080) /*!<Bit 0 */
6212 #define SAI_xCR2_MUTECNT_1 ((uint32_t)0x00000100) /*!<Bit 1 */
6213 #define SAI_xCR2_MUTECNT_2 ((uint32_t)0x00000200) /*!<Bit 2 */
6214 #define SAI_xCR2_MUTECNT_3 ((uint32_t)0x00000400) /*!<Bit 3 */
6215 #define SAI_xCR2_MUTECNT_4 ((uint32_t)0x00000800) /*!<Bit 4 */
6216 #define SAI_xCR2_MUTECNT_5 ((uint32_t)0x00001000) /*!<Bit 5 */
6217
6218 #define SAI_xCR2_CPL ((uint32_t)0x00080000) /*!< Complement Bit */
6219
6220 #define SAI_xCR2_COMP ((uint32_t)0x0000C000) /*!<COMP[1:0] (Companding mode) */
6221 #define SAI_xCR2_COMP_0 ((uint32_t)0x00004000) /*!<Bit 0 */
6222 #define SAI_xCR2_COMP_1 ((uint32_t)0x00008000) /*!<Bit 1 */
6223
6224 /****************** Bit definition for SAI_xFRCR register *******************/
6225 #define SAI_xFRCR_FRL ((uint32_t)0x000000FF) /*!<FRL[1:0](Frame length) */
6226 #define SAI_xFRCR_FRL_0 ((uint32_t)0x00000001) /*!<Bit 0 */
6227 #define SAI_xFRCR_FRL_1 ((uint32_t)0x00000002) /*!<Bit 1 */
6228 #define SAI_xFRCR_FRL_2 ((uint32_t)0x00000004) /*!<Bit 2 */
6229 #define SAI_xFRCR_FRL_3 ((uint32_t)0x00000008) /*!<Bit 3 */
6230 #define SAI_xFRCR_FRL_4 ((uint32_t)0x00000010) /*!<Bit 4 */
6231 #define SAI_xFRCR_FRL_5 ((uint32_t)0x00000020) /*!<Bit 5 */
6232 #define SAI_xFRCR_FRL_6 ((uint32_t)0x00000040) /*!<Bit 6 */
6233 #define SAI_xFRCR_FRL_7 ((uint32_t)0x00000080) /*!<Bit 7 */
6234
6235 #define SAI_xFRCR_FSALL ((uint32_t)0x00007F00) /*!<FRL[1:0] (Frame synchronization active level length) */
6236 #define SAI_xFRCR_FSALL_0 ((uint32_t)0x00000100) /*!<Bit 0 */
6237 #define SAI_xFRCR_FSALL_1 ((uint32_t)0x00000200) /*!<Bit 1 */
6238 #define SAI_xFRCR_FSALL_2 ((uint32_t)0x00000400) /*!<Bit 2 */
6239 #define SAI_xFRCR_FSALL_3 ((uint32_t)0x00000800) /*!<Bit 3 */
6240 #define SAI_xFRCR_FSALL_4 ((uint32_t)0x00001000) /*!<Bit 4 */
6241 #define SAI_xFRCR_FSALL_5 ((uint32_t)0x00002000) /*!<Bit 5 */
6242 #define SAI_xFRCR_FSALL_6 ((uint32_t)0x00004000) /*!<Bit 6 */
6243
6244 #define SAI_xFRCR_FSDEF ((uint32_t)0x00010000) /*!< Frame Synchronization Definition */
6245 #define SAI_xFRCR_FSPO ((uint32_t)0x00020000) /*!<Frame Synchronization POLarity */
6246 #define SAI_xFRCR_FSOFF ((uint32_t)0x00040000) /*!<Frame Synchronization OFFset */
6247
6248 /****************** Bit definition for SAI_xSLOTR register *******************/
6249 #define SAI_xSLOTR_FBOFF ((uint32_t)0x0000001F) /*!<FRL[4:0](First Bit Offset) */
6250 #define SAI_xSLOTR_FBOFF_0 ((uint32_t)0x00000001) /*!<Bit 0 */
6251 #define SAI_xSLOTR_FBOFF_1 ((uint32_t)0x00000002) /*!<Bit 1 */
6252 #define SAI_xSLOTR_FBOFF_2 ((uint32_t)0x00000004) /*!<Bit 2 */
6253 #define SAI_xSLOTR_FBOFF_3 ((uint32_t)0x00000008) /*!<Bit 3 */
6254 #define SAI_xSLOTR_FBOFF_4 ((uint32_t)0x00000010) /*!<Bit 4 */
6255
6256 #define SAI_xSLOTR_SLOTSZ ((uint32_t)0x000000C0) /*!<SLOTSZ[1:0] (Slot size) */
6257 #define SAI_xSLOTR_SLOTSZ_0 ((uint32_t)0x00000040) /*!<Bit 0 */
6258 #define SAI_xSLOTR_SLOTSZ_1 ((uint32_t)0x00000080) /*!<Bit 1 */
6259
6260 #define SAI_xSLOTR_NBSLOT ((uint32_t)0x00000F00) /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
6261 #define SAI_xSLOTR_NBSLOT_0 ((uint32_t)0x00000100) /*!<Bit 0 */
6262 #define SAI_xSLOTR_NBSLOT_1 ((uint32_t)0x00000200) /*!<Bit 1 */
6263 #define SAI_xSLOTR_NBSLOT_2 ((uint32_t)0x00000400) /*!<Bit 2 */
6264 #define SAI_xSLOTR_NBSLOT_3 ((uint32_t)0x00000800) /*!<Bit 3 */
6265
6266 #define SAI_xSLOTR_SLOTEN ((uint32_t)0xFFFF0000) /*!<SLOTEN[15:0] (Slot Enable) */
6267
6268 /******************* Bit definition for SAI_xIMR register *******************/
6269 #define SAI_xIMR_OVRUDRIE ((uint32_t)0x00000001) /*!<Overrun underrun interrupt enable */
6270 #define SAI_xIMR_MUTEDETIE ((uint32_t)0x00000002) /*!<Mute detection interrupt enable */
6271 #define SAI_xIMR_WCKCFGIE ((uint32_t)0x00000004) /*!<Wrong Clock Configuration interrupt enable */
6272 #define SAI_xIMR_FREQIE ((uint32_t)0x00000008) /*!<FIFO request interrupt enable */
6273 #define SAI_xIMR_CNRDYIE ((uint32_t)0x00000010) /*!<Codec not ready interrupt enable */
6274 #define SAI_xIMR_AFSDETIE ((uint32_t)0x00000020) /*!<Anticipated frame synchronization detection interrupt enable */
6275 #define SAI_xIMR_LFSDETIE ((uint32_t)0x00000040) /*!<Late frame synchronization detection interrupt enable */
6276
6277 /******************** Bit definition for SAI_xSR register *******************/
6278 #define SAI_xSR_OVRUDR ((uint32_t)0x00000001) /*!<Overrun underrun */
6279 #define SAI_xSR_MUTEDET ((uint32_t)0x00000002) /*!<Mute detection */
6280 #define SAI_xSR_WCKCFG ((uint32_t)0x00000004) /*!<Wrong Clock Configuration */
6281 #define SAI_xSR_FREQ ((uint32_t)0x00000008) /*!<FIFO request */
6282 #define SAI_xSR_CNRDY ((uint32_t)0x00000010) /*!<Codec not ready */
6283 #define SAI_xSR_AFSDET ((uint32_t)0x00000020) /*!<Anticipated frame synchronization detection */
6284 #define SAI_xSR_LFSDET ((uint32_t)0x00000040) /*!<Late frame synchronization detection */
6285
6286 #define SAI_xSR_FLVL ((uint32_t)0x00070000) /*!<FLVL[2:0] (FIFO Level Threshold) */
6287 #define SAI_xSR_FLVL_0 ((uint32_t)0x00010000) /*!<Bit 0 */
6288 #define SAI_xSR_FLVL_1 ((uint32_t)0x00020000) /*!<Bit 1 */
6289 #define SAI_xSR_FLVL_2 ((uint32_t)0x00030000) /*!<Bit 2 */
6290
6291 /****************** Bit definition for SAI_xCLRFR register ******************/
6292 #define SAI_xCLRFR_COVRUDR ((uint32_t)0x00000001) /*!<Clear Overrun underrun */
6293 #define SAI_xCLRFR_CMUTEDET ((uint32_t)0x00000002) /*!<Clear Mute detection */
6294 #define SAI_xCLRFR_CWCKCFG ((uint32_t)0x00000004) /*!<Clear Wrong Clock Configuration */
6295 #define SAI_xCLRFR_CFREQ ((uint32_t)0x00000008) /*!<Clear FIFO request */
6296 #define SAI_xCLRFR_CCNRDY ((uint32_t)0x00000010) /*!<Clear Codec not ready */
6297 #define SAI_xCLRFR_CAFSDET ((uint32_t)0x00000020) /*!<Clear Anticipated frame synchronization detection */
6298 #define SAI_xCLRFR_CLFSDET ((uint32_t)0x00000040) /*!<Clear Late frame synchronization detection */
6299
6300 /****************** Bit definition for SAI_xDR register ******************/
6301 #define SAI_xDR_DATA ((uint32_t)0xFFFFFFFF)
6302
6303
6304 /******************************************************************************/
6305 /* */
6306 /* SD host Interface */
6307 /* */
6308 /******************************************************************************/
6309 /****************** Bit definition for SDIO_POWER register ******************/
6310 #define SDIO_POWER_PWRCTRL ((uint32_t)0x03) /*!<PWRCTRL[1:0] bits (Power supply control bits) */
6311 #define SDIO_POWER_PWRCTRL_0 ((uint32_t)0x01) /*!<Bit 0 */
6312 #define SDIO_POWER_PWRCTRL_1 ((uint32_t)0x02) /*!<Bit 1 */
6313
6314 /****************** Bit definition for SDIO_CLKCR register ******************/
6315 #define SDIO_CLKCR_CLKDIV ((uint32_t)0x00FF) /*!<Clock divide factor */
6316 #define SDIO_CLKCR_CLKEN ((uint32_t)0x0100) /*!<Clock enable bit */
6317 #define SDIO_CLKCR_PWRSAV ((uint32_t)0x0200) /*!<Power saving configuration bit */
6318 #define SDIO_CLKCR_BYPASS ((uint32_t)0x0400) /*!<Clock divider bypass enable bit */
6319
6320 #define SDIO_CLKCR_WIDBUS ((uint32_t)0x1800) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
6321 #define SDIO_CLKCR_WIDBUS_0 ((uint32_t)0x0800) /*!<Bit 0 */
6322 #define SDIO_CLKCR_WIDBUS_1 ((uint32_t)0x1000) /*!<Bit 1 */
6323
6324 #define SDIO_CLKCR_NEGEDGE ((uint32_t)0x2000) /*!<SDIO_CK dephasing selection bit */
6325 #define SDIO_CLKCR_HWFC_EN ((uint32_t)0x4000) /*!<HW Flow Control enable */
6326
6327 /******************* Bit definition for SDIO_ARG register *******************/
6328 #define SDIO_ARG_CMDARG ((uint32_t)0xFFFFFFFF) /*!<Command argument */
6329
6330 /******************* Bit definition for SDIO_CMD register *******************/
6331 #define SDIO_CMD_CMDINDEX ((uint32_t)0x003F) /*!<Command Index */
6332
6333 #define SDIO_CMD_WAITRESP ((uint32_t)0x00C0) /*!<WAITRESP[1:0] bits (Wait for response bits) */
6334 #define SDIO_CMD_WAITRESP_0 ((uint32_t)0x0040) /*!< Bit 0 */
6335 #define SDIO_CMD_WAITRESP_1 ((uint32_t)0x0080) /*!< Bit 1 */
6336
6337 #define SDIO_CMD_WAITINT ((uint32_t)0x0100) /*!<CPSM Waits for Interrupt Request */
6338 #define SDIO_CMD_WAITPEND ((uint32_t)0x0200) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
6339 #define SDIO_CMD_CPSMEN ((uint32_t)0x0400) /*!<Command path state machine (CPSM) Enable bit */
6340 #define SDIO_CMD_SDIOSUSPEND ((uint32_t)0x0800) /*!<SD I/O suspend command */
6341 #define SDIO_CMD_ENCMDCOMPL ((uint32_t)0x1000) /*!<Enable CMD completion */
6342 #define SDIO_CMD_NIEN ((uint32_t)0x2000) /*!<Not Interrupt Enable */
6343 #define SDIO_CMD_CEATACMD ((uint32_t)0x4000) /*!<CE-ATA command */
6344
6345 /***************** Bit definition for SDIO_RESPCMD register *****************/
6346 #define SDIO_RESPCMD_RESPCMD ((uint32_t)0x3F) /*!<Response command index */
6347
6348 /****************** Bit definition for SDIO_RESP0 register ******************/
6349 #define SDIO_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
6350
6351 /****************** Bit definition for SDIO_RESP1 register ******************/
6352 #define SDIO_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
6353
6354 /****************** Bit definition for SDIO_RESP2 register ******************/
6355 #define SDIO_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
6356
6357 /****************** Bit definition for SDIO_RESP3 register ******************/
6358 #define SDIO_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
6359
6360 /****************** Bit definition for SDIO_RESP4 register ******************/
6361 #define SDIO_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
6362
6363 /****************** Bit definition for SDIO_DTIMER register *****************/
6364 #define SDIO_DTIMER_DATATIME ((uint32_t)0xFFFFFFFF) /*!<Data timeout period. */
6365
6366 /****************** Bit definition for SDIO_DLEN register *******************/
6367 #define SDIO_DLEN_DATALENGTH ((uint32_t)0x01FFFFFF) /*!<Data length value */
6368
6369 /****************** Bit definition for SDIO_DCTRL register ******************/
6370 #define SDIO_DCTRL_DTEN ((uint32_t)0x0001) /*!<Data transfer enabled bit */
6371 #define SDIO_DCTRL_DTDIR ((uint32_t)0x0002) /*!<Data transfer direction selection */
6372 #define SDIO_DCTRL_DTMODE ((uint32_t)0x0004) /*!<Data transfer mode selection */
6373 #define SDIO_DCTRL_DMAEN ((uint32_t)0x0008) /*!<DMA enabled bit */
6374
6375 #define SDIO_DCTRL_DBLOCKSIZE ((uint32_t)0x00F0) /*!<DBLOCKSIZE[3:0] bits (Data block size) */
6376 #define SDIO_DCTRL_DBLOCKSIZE_0 ((uint32_t)0x0010) /*!<Bit 0 */
6377 #define SDIO_DCTRL_DBLOCKSIZE_1 ((uint32_t)0x0020) /*!<Bit 1 */
6378 #define SDIO_DCTRL_DBLOCKSIZE_2 ((uint32_t)0x0040) /*!<Bit 2 */
6379 #define SDIO_DCTRL_DBLOCKSIZE_3 ((uint32_t)0x0080) /*!<Bit 3 */
6380
6381 #define SDIO_DCTRL_RWSTART ((uint32_t)0x0100) /*!<Read wait start */
6382 #define SDIO_DCTRL_RWSTOP ((uint32_t)0x0200) /*!<Read wait stop */
6383 #define SDIO_DCTRL_RWMOD ((uint32_t)0x0400) /*!<Read wait mode */
6384 #define SDIO_DCTRL_SDIOEN ((uint32_t)0x0800) /*!<SD I/O enable functions */
6385
6386 /****************** Bit definition for SDIO_DCOUNT register *****************/
6387 #define SDIO_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFF) /*!<Data count value */
6388
6389 /****************** Bit definition for SDIO_STA register ********************/
6390 #define SDIO_STA_CCRCFAIL ((uint32_t)0x00000001) /*!<Command response received (CRC check failed) */
6391 #define SDIO_STA_DCRCFAIL ((uint32_t)0x00000002) /*!<Data block sent/received (CRC check failed) */
6392 #define SDIO_STA_CTIMEOUT ((uint32_t)0x00000004) /*!<Command response timeout */
6393 #define SDIO_STA_DTIMEOUT ((uint32_t)0x00000008) /*!<Data timeout */
6394 #define SDIO_STA_TXUNDERR ((uint32_t)0x00000010) /*!<Transmit FIFO underrun error */
6395 #define SDIO_STA_RXOVERR ((uint32_t)0x00000020) /*!<Received FIFO overrun error */
6396 #define SDIO_STA_CMDREND ((uint32_t)0x00000040) /*!<Command response received (CRC check passed) */
6397 #define SDIO_STA_CMDSENT ((uint32_t)0x00000080) /*!<Command sent (no response required) */
6398 #define SDIO_STA_DATAEND ((uint32_t)0x00000100) /*!<Data end (data counter, SDIDCOUNT, is zero) */
6399 #define SDIO_STA_STBITERR ((uint32_t)0x00000200) /*!<Start bit not detected on all data signals in wide bus mode */
6400 #define SDIO_STA_DBCKEND ((uint32_t)0x00000400) /*!<Data block sent/received (CRC check passed) */
6401 #define SDIO_STA_CMDACT ((uint32_t)0x00000800) /*!<Command transfer in progress */
6402 #define SDIO_STA_TXACT ((uint32_t)0x00001000) /*!<Data transmit in progress */
6403 #define SDIO_STA_RXACT ((uint32_t)0x00002000) /*!<Data receive in progress */
6404 #define SDIO_STA_TXFIFOHE ((uint32_t)0x00004000) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
6405 #define SDIO_STA_RXFIFOHF ((uint32_t)0x00008000) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
6406 #define SDIO_STA_TXFIFOF ((uint32_t)0x00010000) /*!<Transmit FIFO full */
6407 #define SDIO_STA_RXFIFOF ((uint32_t)0x00020000) /*!<Receive FIFO full */
6408 #define SDIO_STA_TXFIFOE ((uint32_t)0x00040000) /*!<Transmit FIFO empty */
6409 #define SDIO_STA_RXFIFOE ((uint32_t)0x00080000) /*!<Receive FIFO empty */
6410 #define SDIO_STA_TXDAVL ((uint32_t)0x00100000) /*!<Data available in transmit FIFO */
6411 #define SDIO_STA_RXDAVL ((uint32_t)0x00200000) /*!<Data available in receive FIFO */
6412 #define SDIO_STA_SDIOIT ((uint32_t)0x00400000) /*!<SDIO interrupt received */
6413 #define SDIO_STA_CEATAEND ((uint32_t)0x00800000) /*!<CE-ATA command completion signal received for CMD61 */
6414
6415 /******************* Bit definition for SDIO_ICR register *******************/
6416 #define SDIO_ICR_CCRCFAILC ((uint32_t)0x00000001) /*!<CCRCFAIL flag clear bit */
6417 #define SDIO_ICR_DCRCFAILC ((uint32_t)0x00000002) /*!<DCRCFAIL flag clear bit */
6418 #define SDIO_ICR_CTIMEOUTC ((uint32_t)0x00000004) /*!<CTIMEOUT flag clear bit */
6419 #define SDIO_ICR_DTIMEOUTC ((uint32_t)0x00000008) /*!<DTIMEOUT flag clear bit */
6420 #define SDIO_ICR_TXUNDERRC ((uint32_t)0x00000010) /*!<TXUNDERR flag clear bit */
6421 #define SDIO_ICR_RXOVERRC ((uint32_t)0x00000020) /*!<RXOVERR flag clear bit */
6422 #define SDIO_ICR_CMDRENDC ((uint32_t)0x00000040) /*!<CMDREND flag clear bit */
6423 #define SDIO_ICR_CMDSENTC ((uint32_t)0x00000080) /*!<CMDSENT flag clear bit */
6424 #define SDIO_ICR_DATAENDC ((uint32_t)0x00000100) /*!<DATAEND flag clear bit */
6425 #define SDIO_ICR_STBITERRC ((uint32_t)0x00000200) /*!<STBITERR flag clear bit */
6426 #define SDIO_ICR_DBCKENDC ((uint32_t)0x00000400) /*!<DBCKEND flag clear bit */
6427 #define SDIO_ICR_SDIOITC ((uint32_t)0x00400000) /*!<SDIOIT flag clear bit */
6428 #define SDIO_ICR_CEATAENDC ((uint32_t)0x00800000) /*!<CEATAEND flag clear bit */
6429
6430 /****************** Bit definition for SDIO_MASK register *******************/
6431 #define SDIO_MASK_CCRCFAILIE ((uint32_t)0x00000001) /*!<Command CRC Fail Interrupt Enable */
6432 #define SDIO_MASK_DCRCFAILIE ((uint32_t)0x00000002) /*!<Data CRC Fail Interrupt Enable */
6433 #define SDIO_MASK_CTIMEOUTIE ((uint32_t)0x00000004) /*!<Command TimeOut Interrupt Enable */
6434 #define SDIO_MASK_DTIMEOUTIE ((uint32_t)0x00000008) /*!<Data TimeOut Interrupt Enable */
6435 #define SDIO_MASK_TXUNDERRIE ((uint32_t)0x00000010) /*!<Tx FIFO UnderRun Error Interrupt Enable */
6436 #define SDIO_MASK_RXOVERRIE ((uint32_t)0x00000020) /*!<Rx FIFO OverRun Error Interrupt Enable */
6437 #define SDIO_MASK_CMDRENDIE ((uint32_t)0x00000040) /*!<Command Response Received Interrupt Enable */
6438 #define SDIO_MASK_CMDSENTIE ((uint32_t)0x00000080) /*!<Command Sent Interrupt Enable */
6439 #define SDIO_MASK_DATAENDIE ((uint32_t)0x00000100) /*!<Data End Interrupt Enable */
6440 #define SDIO_MASK_STBITERRIE ((uint32_t)0x00000200) /*!<Start Bit Error Interrupt Enable */
6441 #define SDIO_MASK_DBCKENDIE ((uint32_t)0x00000400) /*!<Data Block End Interrupt Enable */
6442 #define SDIO_MASK_CMDACTIE ((uint32_t)0x00000800) /*!<CCommand Acting Interrupt Enable */
6443 #define SDIO_MASK_TXACTIE ((uint32_t)0x00001000) /*!<Data Transmit Acting Interrupt Enable */
6444 #define SDIO_MASK_RXACTIE ((uint32_t)0x00002000) /*!<Data receive acting interrupt enabled */
6445 #define SDIO_MASK_TXFIFOHEIE ((uint32_t)0x00004000) /*!<Tx FIFO Half Empty interrupt Enable */
6446 #define SDIO_MASK_RXFIFOHFIE ((uint32_t)0x00008000) /*!<Rx FIFO Half Full interrupt Enable */
6447 #define SDIO_MASK_TXFIFOFIE ((uint32_t)0x00010000) /*!<Tx FIFO Full interrupt Enable */
6448 #define SDIO_MASK_RXFIFOFIE ((uint32_t)0x00020000) /*!<Rx FIFO Full interrupt Enable */
6449 #define SDIO_MASK_TXFIFOEIE ((uint32_t)0x00040000) /*!<Tx FIFO Empty interrupt Enable */
6450 #define SDIO_MASK_RXFIFOEIE ((uint32_t)0x00080000) /*!<Rx FIFO Empty interrupt Enable */
6451 #define SDIO_MASK_TXDAVLIE ((uint32_t)0x00100000) /*!<Data available in Tx FIFO interrupt Enable */
6452 #define SDIO_MASK_RXDAVLIE ((uint32_t)0x00200000) /*!<Data available in Rx FIFO interrupt Enable */
6453 #define SDIO_MASK_SDIOITIE ((uint32_t)0x00400000) /*!<SDIO Mode Interrupt Received interrupt Enable */
6454 #define SDIO_MASK_CEATAENDIE ((uint32_t)0x00800000) /*!<CE-ATA command completion signal received Interrupt Enable */
6455
6456 /***************** Bit definition for SDIO_FIFOCNT register *****************/
6457 #define SDIO_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFF) /*!<Remaining number of words to be written to or read from the FIFO */
6458
6459 /****************** Bit definition for SDIO_FIFO register *******************/
6460 #define SDIO_FIFO_FIFODATA ((uint32_t)0xFFFFFFFF) /*!<Receive and transmit FIFO data */
6461
6462 /******************************************************************************/
6463 /* */
6464 /* Serial Peripheral Interface */
6465 /* */
6466 /******************************************************************************/
6467 /******************* Bit definition for SPI_CR1 register ********************/
6468 #define SPI_CR1_CPHA ((uint32_t)0x00000001) /*!<Clock Phase */
6469 #define SPI_CR1_CPOL ((uint32_t)0x00000002) /*!<Clock Polarity */
6470 #define SPI_CR1_MSTR ((uint32_t)0x00000004) /*!<Master Selection */
6471
6472 #define SPI_CR1_BR ((uint32_t)0x00000038) /*!<BR[2:0] bits (Baud Rate Control) */
6473 #define SPI_CR1_BR_0 ((uint32_t)0x00000008) /*!<Bit 0 */
6474 #define SPI_CR1_BR_1 ((uint32_t)0x00000010) /*!<Bit 1 */
6475 #define SPI_CR1_BR_2 ((uint32_t)0x00000020) /*!<Bit 2 */
6476
6477 #define SPI_CR1_SPE ((uint32_t)0x00000040) /*!<SPI Enable */
6478 #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080) /*!<Frame Format */
6479 #define SPI_CR1_SSI ((uint32_t)0x00000100) /*!<Internal slave select */
6480 #define SPI_CR1_SSM ((uint32_t)0x00000200) /*!<Software slave management */
6481 #define SPI_CR1_RXONLY ((uint32_t)0x00000400) /*!<Receive only */
6482 #define SPI_CR1_DFF ((uint32_t)0x00000800) /*!<Data Frame Format */
6483 #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000) /*!<Transmit CRC next */
6484 #define SPI_CR1_CRCEN ((uint32_t)0x00002000) /*!<Hardware CRC calculation enable */
6485 #define SPI_CR1_BIDIOE ((uint32_t)0x00004000) /*!<Output enable in bidirectional mode */
6486 #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000) /*!<Bidirectional data mode enable */
6487
6488 /******************* Bit definition for SPI_CR2 register ********************/
6489 #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001) /*!<Rx Buffer DMA Enable */
6490 #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002) /*!<Tx Buffer DMA Enable */
6491 #define SPI_CR2_SSOE ((uint32_t)0x00000004) /*!<SS Output Enable */
6492 #define SPI_CR2_FRF ((uint32_t)0x00000010) /*!<Frame Format */
6493 #define SPI_CR2_ERRIE ((uint32_t)0x00000020) /*!<Error Interrupt Enable */
6494 #define SPI_CR2_RXNEIE ((uint32_t)0x00000040) /*!<RX buffer Not Empty Interrupt Enable */
6495 #define SPI_CR2_TXEIE ((uint32_t)0x00000080) /*!<Tx buffer Empty Interrupt Enable */
6496
6497 /******************** Bit definition for SPI_SR register ********************/
6498 #define SPI_SR_RXNE ((uint32_t)0x00000001) /*!<Receive buffer Not Empty */
6499 #define SPI_SR_TXE ((uint32_t)0x00000002) /*!<Transmit buffer Empty */
6500 #define SPI_SR_CHSIDE ((uint32_t)0x00000004) /*!<Channel side */
6501 #define SPI_SR_UDR ((uint32_t)0x00000008) /*!<Underrun flag */
6502 #define SPI_SR_CRCERR ((uint32_t)0x00000010) /*!<CRC Error flag */
6503 #define SPI_SR_MODF ((uint32_t)0x00000020) /*!<Mode fault */
6504 #define SPI_SR_OVR ((uint32_t)0x00000040) /*!<Overrun flag */
6505 #define SPI_SR_BSY ((uint32_t)0x00000080) /*!<Busy flag */
6506 #define SPI_SR_FRE ((uint32_t)0x00000100) /*!<Frame format error flag */
6507
6508 /******************** Bit definition for SPI_DR register ********************/
6509 #define SPI_DR_DR ((uint32_t)0x0000FFFF) /*!<Data Register */
6510
6511 /******************* Bit definition for SPI_CRCPR register ******************/
6512 #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFF) /*!<CRC polynomial register */
6513
6514 /****************** Bit definition for SPI_RXCRCR register ******************/
6515 #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFF) /*!<Rx CRC Register */
6516
6517 /****************** Bit definition for SPI_TXCRCR register ******************/
6518 #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFF) /*!<Tx CRC Register */
6519
6520 /****************** Bit definition for SPI_I2SCFGR register *****************/
6521 #define SPI_I2SCFGR_CHLEN ((uint32_t)0x00000001) /*!<Channel length (number of bits per audio channel) */
6522
6523 #define SPI_I2SCFGR_DATLEN ((uint32_t)0x00000006) /*!<DATLEN[1:0] bits (Data length to be transferred) */
6524 #define SPI_I2SCFGR_DATLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
6525 #define SPI_I2SCFGR_DATLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
6526
6527 #define SPI_I2SCFGR_CKPOL ((uint32_t)0x00000008) /*!<steady state clock polarity */
6528
6529 #define SPI_I2SCFGR_I2SSTD ((uint32_t)0x00000030) /*!<I2SSTD[1:0] bits (I2S standard selection) */
6530 #define SPI_I2SCFGR_I2SSTD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
6531 #define SPI_I2SCFGR_I2SSTD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
6532
6533 #define SPI_I2SCFGR_PCMSYNC ((uint32_t)0x00000080) /*!<PCM frame synchronization */
6534
6535 #define SPI_I2SCFGR_I2SCFG ((uint32_t)0x00000300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */
6536 #define SPI_I2SCFGR_I2SCFG_0 ((uint32_t)0x00000100) /*!<Bit 0 */
6537 #define SPI_I2SCFGR_I2SCFG_1 ((uint32_t)0x00000200) /*!<Bit 1 */
6538
6539 #define SPI_I2SCFGR_I2SE ((uint32_t)0x00000400) /*!<I2S Enable */
6540 #define SPI_I2SCFGR_I2SMOD ((uint32_t)0x00000800) /*!<I2S mode selection */
6541
6542 /****************** Bit definition for SPI_I2SPR register *******************/
6543 #define SPI_I2SPR_I2SDIV ((uint32_t)0x000000FF) /*!<I2S Linear prescaler */
6544 #define SPI_I2SPR_ODD ((uint32_t)0x00000100) /*!<Odd factor for the prescaler */
6545 #define SPI_I2SPR_MCKOE ((uint32_t)0x00000200) /*!<Master Clock Output Enable */
6546
6547 /******************************************************************************/
6548 /* */
6549 /* SYSCFG */
6550 /* */
6551 /******************************************************************************/
6552 /****************** Bit definition for SYSCFG_MEMRMP register ***************/
6553 #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000007) /*!< SYSCFG_Memory Remap Config */
6554 #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001)
6555 #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002)
6556 #define SYSCFG_MEMRMP_MEM_MODE_2 ((uint32_t)0x00000004)
6557
6558 #define SYSCFG_MEMRMP_UFB_MODE ((uint32_t)0x00000100) /*!< User Flash Bank mode */
6559 #define SYSCFG_SWP_FMC ((uint32_t)0x00000C00) /*!< FMC memory mapping swap */
6560
6561 /****************** Bit definition for SYSCFG_PMC register ******************/
6562 #define SYSCFG_PMC_ADCxDC2 ((uint32_t)0x00070000) /*!< Refer to AN4073 on how to use this bit */
6563 #define SYSCFG_PMC_ADC1DC2 ((uint32_t)0x00010000) /*!< Refer to AN4073 on how to use this bit */
6564 #define SYSCFG_PMC_ADC2DC2 ((uint32_t)0x00020000) /*!< Refer to AN4073 on how to use this bit */
6565 #define SYSCFG_PMC_ADC3DC2 ((uint32_t)0x00040000) /*!< Refer to AN4073 on how to use this bit */
6566
6567 #define SYSCFG_PMC_MII_RMII_SEL ((uint32_t)0x00800000) /*!<Ethernet PHY interface selection */
6568 /* Old MII_RMII_SEL bit definition, maintained for legacy purpose */
6569 #define SYSCFG_PMC_MII_RMII SYSCFG_PMC_MII_RMII_SEL
6570
6571 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
6572 #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x000F) /*!<EXTI 0 configuration */
6573 #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x00F0) /*!<EXTI 1 configuration */
6574 #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x0F00) /*!<EXTI 2 configuration */
6575 #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0xF000) /*!<EXTI 3 configuration */
6576 /**
6577 * @brief EXTI0 configuration
6578 */
6579 #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x0000) /*!<PA[0] pin */
6580 #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x0001) /*!<PB[0] pin */
6581 #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x0002) /*!<PC[0] pin */
6582 #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x0003) /*!<PD[0] pin */
6583 #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x0004) /*!<PE[0] pin */
6584 #define SYSCFG_EXTICR1_EXTI0_PF ((uint32_t)0x0005) /*!<PF[0] pin */
6585 #define SYSCFG_EXTICR1_EXTI0_PG ((uint32_t)0x0006) /*!<PG[0] pin */
6586 #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x0007) /*!<PH[0] pin */
6587 #define SYSCFG_EXTICR1_EXTI0_PI ((uint32_t)0x0008) /*!<PI[0] pin */
6588 #define SYSCFG_EXTICR1_EXTI0_PJ ((uint32_t)0x0009) /*!<PJ[0] pin */
6589 #define SYSCFG_EXTICR1_EXTI0_PK ((uint32_t)0x000A) /*!<PK[0] pin */
6590
6591 /**
6592 * @brief EXTI1 configuration
6593 */
6594 #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x0000) /*!<PA[1] pin */
6595 #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x0010) /*!<PB[1] pin */
6596 #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x0020) /*!<PC[1] pin */
6597 #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x0030) /*!<PD[1] pin */
6598 #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x0040) /*!<PE[1] pin */
6599 #define SYSCFG_EXTICR1_EXTI1_PF ((uint32_t)0x0050) /*!<PF[1] pin */
6600 #define SYSCFG_EXTICR1_EXTI1_PG ((uint32_t)0x0060) /*!<PG[1] pin */
6601 #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x0070) /*!<PH[1] pin */
6602 #define SYSCFG_EXTICR1_EXTI1_PI ((uint32_t)0x0080) /*!<PI[1] pin */
6603 #define SYSCFG_EXTICR1_EXTI1_PJ ((uint32_t)0x0090) /*!<PJ[1] pin */
6604 #define SYSCFG_EXTICR1_EXTI1_PK ((uint32_t)0x00A0) /*!<PK[1] pin */
6605
6606
6607 /**
6608 * @brief EXTI2 configuration
6609 */
6610 #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x0000) /*!<PA[2] pin */
6611 #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x0100) /*!<PB[2] pin */
6612 #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x0200) /*!<PC[2] pin */
6613 #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x0300) /*!<PD[2] pin */
6614 #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x0400) /*!<PE[2] pin */
6615 #define SYSCFG_EXTICR1_EXTI2_PF ((uint32_t)0x0500) /*!<PF[2] pin */
6616 #define SYSCFG_EXTICR1_EXTI2_PG ((uint32_t)0x0600) /*!<PG[2] pin */
6617 #define SYSCFG_EXTICR1_EXTI2_PH ((uint32_t)0x0700) /*!<PH[2] pin */
6618 #define SYSCFG_EXTICR1_EXTI2_PI ((uint32_t)0x0800) /*!<PI[2] pin */
6619 #define SYSCFG_EXTICR1_EXTI2_PJ ((uint32_t)0x0900) /*!<PJ[2] pin */
6620 #define SYSCFG_EXTICR1_EXTI2_PK ((uint32_t)0x0A00) /*!<PK[2] pin */
6621
6622
6623 /**
6624 * @brief EXTI3 configuration
6625 */
6626 #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x0000) /*!<PA[3] pin */
6627 #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x1000) /*!<PB[3] pin */
6628 #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x2000) /*!<PC[3] pin */
6629 #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x3000) /*!<PD[3] pin */
6630 #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x4000) /*!<PE[3] pin */
6631 #define SYSCFG_EXTICR1_EXTI3_PF ((uint32_t)0x5000) /*!<PF[3] pin */
6632 #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x6000) /*!<PG[3] pin */
6633 #define SYSCFG_EXTICR1_EXTI3_PH ((uint32_t)0x7000) /*!<PH[3] pin */
6634 #define SYSCFG_EXTICR1_EXTI3_PI ((uint32_t)0x8000) /*!<PI[3] pin */
6635 #define SYSCFG_EXTICR1_EXTI3_PJ ((uint32_t)0x9000) /*!<PJ[3] pin */
6636 #define SYSCFG_EXTICR1_EXTI3_PK ((uint32_t)0xA000) /*!<PK[3] pin */
6637
6638
6639 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
6640 #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x000F) /*!<EXTI 4 configuration */
6641 #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x00F0) /*!<EXTI 5 configuration */
6642 #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x0F00) /*!<EXTI 6 configuration */
6643 #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0xF000) /*!<EXTI 7 configuration */
6644 /**
6645 * @brief EXTI4 configuration
6646 */
6647 #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x0000) /*!<PA[4] pin */
6648 #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x0001) /*!<PB[4] pin */
6649 #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x0002) /*!<PC[4] pin */
6650 #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x0003) /*!<PD[4] pin */
6651 #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x0004) /*!<PE[4] pin */
6652 #define SYSCFG_EXTICR2_EXTI4_PF ((uint32_t)0x0005) /*!<PF[4] pin */
6653 #define SYSCFG_EXTICR2_EXTI4_PG ((uint32_t)0x0006) /*!<PG[4] pin */
6654 #define SYSCFG_EXTICR2_EXTI4_PH ((uint32_t)0x0007) /*!<PH[4] pin */
6655 #define SYSCFG_EXTICR2_EXTI4_PI ((uint32_t)0x0008) /*!<PI[4] pin */
6656 #define SYSCFG_EXTICR2_EXTI4_PJ ((uint32_t)0x0009) /*!<PJ[4] pin */
6657 #define SYSCFG_EXTICR2_EXTI4_PK ((uint32_t)0x000A) /*!<PK[4] pin */
6658
6659 /**
6660 * @brief EXTI5 configuration
6661 */
6662 #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x0000) /*!<PA[5] pin */
6663 #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x0010) /*!<PB[5] pin */
6664 #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x0020) /*!<PC[5] pin */
6665 #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x0030) /*!<PD[5] pin */
6666 #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x0040) /*!<PE[5] pin */
6667 #define SYSCFG_EXTICR2_EXTI5_PF ((uint32_t)0x0050) /*!<PF[5] pin */
6668 #define SYSCFG_EXTICR2_EXTI5_PG ((uint32_t)0x0060) /*!<PG[5] pin */
6669 #define SYSCFG_EXTICR2_EXTI5_PH ((uint32_t)0x0070) /*!<PH[5] pin */
6670 #define SYSCFG_EXTICR2_EXTI5_PI ((uint32_t)0x0080) /*!<PI[5] pin */
6671 #define SYSCFG_EXTICR2_EXTI5_PJ ((uint32_t)0x0090) /*!<PJ[5] pin */
6672 #define SYSCFG_EXTICR2_EXTI5_PK ((uint32_t)0x00A0) /*!<PK[5] pin */
6673
6674 /**
6675 * @brief EXTI6 configuration
6676 */
6677 #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x0000) /*!<PA[6] pin */
6678 #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x0100) /*!<PB[6] pin */
6679 #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x0200) /*!<PC[6] pin */
6680 #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x0300) /*!<PD[6] pin */
6681 #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x0400) /*!<PE[6] pin */
6682 #define SYSCFG_EXTICR2_EXTI6_PF ((uint32_t)0x0500) /*!<PF[6] pin */
6683 #define SYSCFG_EXTICR2_EXTI6_PG ((uint32_t)0x0600) /*!<PG[6] pin */
6684 #define SYSCFG_EXTICR2_EXTI6_PH ((uint32_t)0x0700) /*!<PH[6] pin */
6685 #define SYSCFG_EXTICR2_EXTI6_PI ((uint32_t)0x0800) /*!<PI[6] pin */
6686 #define SYSCFG_EXTICR2_EXTI6_PJ ((uint32_t)0x0900) /*!<PJ[6] pin */
6687 #define SYSCFG_EXTICR2_EXTI6_PK ((uint32_t)0x0A00) /*!<PK[6] pin */
6688
6689
6690 /**
6691 * @brief EXTI7 configuration
6692 */
6693 #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x0000) /*!<PA[7] pin */
6694 #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x1000) /*!<PB[7] pin */
6695 #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x2000) /*!<PC[7] pin */
6696 #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x3000) /*!<PD[7] pin */
6697 #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x4000) /*!<PE[7] pin */
6698 #define SYSCFG_EXTICR2_EXTI7_PF ((uint32_t)0x5000) /*!<PF[7] pin */
6699 #define SYSCFG_EXTICR2_EXTI7_PG ((uint32_t)0x6000) /*!<PG[7] pin */
6700 #define SYSCFG_EXTICR2_EXTI7_PH ((uint32_t)0x7000) /*!<PH[7] pin */
6701 #define SYSCFG_EXTICR2_EXTI7_PI ((uint32_t)0x8000) /*!<PI[7] pin */
6702 #define SYSCFG_EXTICR2_EXTI7_PJ ((uint32_t)0x9000) /*!<PJ[7] pin */
6703 #define SYSCFG_EXTICR2_EXTI7_PK ((uint32_t)0xA000) /*!<PK[7] pin */
6704
6705 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
6706 #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x000F) /*!<EXTI 8 configuration */
6707 #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x00F0) /*!<EXTI 9 configuration */
6708 #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x0F00) /*!<EXTI 10 configuration */
6709 #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0xF000) /*!<EXTI 11 configuration */
6710
6711 /**
6712 * @brief EXTI8 configuration
6713 */
6714 #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x0000) /*!<PA[8] pin */
6715 #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x0001) /*!<PB[8] pin */
6716 #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x0002) /*!<PC[8] pin */
6717 #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x0003) /*!<PD[8] pin */
6718 #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x0004) /*!<PE[8] pin */
6719 #define SYSCFG_EXTICR3_EXTI8_PF ((uint32_t)0x0005) /*!<PF[8] pin */
6720 #define SYSCFG_EXTICR3_EXTI8_PG ((uint32_t)0x0006) /*!<PG[8] pin */
6721 #define SYSCFG_EXTICR3_EXTI8_PH ((uint32_t)0x0007) /*!<PH[8] pin */
6722 #define SYSCFG_EXTICR3_EXTI8_PI ((uint32_t)0x0008) /*!<PI[8] pin */
6723 #define SYSCFG_EXTICR3_EXTI8_PJ ((uint32_t)0x0009) /*!<PJ[8] pin */
6724
6725 /**
6726 * @brief EXTI9 configuration
6727 */
6728 #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x0000) /*!<PA[9] pin */
6729 #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x0010) /*!<PB[9] pin */
6730 #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x0020) /*!<PC[9] pin */
6731 #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x0030) /*!<PD[9] pin */
6732 #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x0040) /*!<PE[9] pin */
6733 #define SYSCFG_EXTICR3_EXTI9_PF ((uint32_t)0x0050) /*!<PF[9] pin */
6734 #define SYSCFG_EXTICR3_EXTI9_PG ((uint32_t)0x0060) /*!<PG[9] pin */
6735 #define SYSCFG_EXTICR3_EXTI9_PH ((uint32_t)0x0070) /*!<PH[9] pin */
6736 #define SYSCFG_EXTICR3_EXTI9_PI ((uint32_t)0x0080) /*!<PI[9] pin */
6737 #define SYSCFG_EXTICR3_EXTI9_PJ ((uint32_t)0x0090) /*!<PJ[9] pin */
6738
6739
6740 /**
6741 * @brief EXTI10 configuration
6742 */
6743 #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x0000) /*!<PA[10] pin */
6744 #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x0100) /*!<PB[10] pin */
6745 #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x0200) /*!<PC[10] pin */
6746 #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x0300) /*!<PD[10] pin */
6747 #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x0400) /*!<PE[10] pin */
6748 #define SYSCFG_EXTICR3_EXTI10_PF ((uint32_t)0x0500) /*!<PF[10] pin */
6749 #define SYSCFG_EXTICR3_EXTI10_PG ((uint32_t)0x0600) /*!<PG[10] pin */
6750 #define SYSCFG_EXTICR3_EXTI10_PH ((uint32_t)0x0700) /*!<PH[10] pin */
6751 #define SYSCFG_EXTICR3_EXTI10_PI ((uint32_t)0x0800) /*!<PI[10] pin */
6752 #define SYSCFG_EXTICR3_EXTI10_PJ ((uint32_t)0x0900) /*!<PJ[10] pin */
6753
6754
6755 /**
6756 * @brief EXTI11 configuration
6757 */
6758 #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x0000) /*!<PA[11] pin */
6759 #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x1000) /*!<PB[11] pin */
6760 #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x2000) /*!<PC[11] pin */
6761 #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x3000) /*!<PD[11] pin */
6762 #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x4000) /*!<PE[11] pin */
6763 #define SYSCFG_EXTICR3_EXTI11_PF ((uint32_t)0x5000) /*!<PF[11] pin */
6764 #define SYSCFG_EXTICR3_EXTI11_PG ((uint32_t)0x6000) /*!<PG[11] pin */
6765 #define SYSCFG_EXTICR3_EXTI11_PH ((uint32_t)0x7000) /*!<PH[11] pin */
6766 #define SYSCFG_EXTICR3_EXTI11_PI ((uint32_t)0x8000) /*!<PI[11] pin */
6767 #define SYSCFG_EXTICR3_EXTI11_PJ ((uint32_t)0x9000) /*!<PJ[11] pin */
6768
6769
6770 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
6771 #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x000F) /*!<EXTI 12 configuration */
6772 #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x00F0) /*!<EXTI 13 configuration */
6773 #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x0F00) /*!<EXTI 14 configuration */
6774 #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0xF000) /*!<EXTI 15 configuration */
6775 /**
6776 * @brief EXTI12 configuration
6777 */
6778 #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x0000) /*!<PA[12] pin */
6779 #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x0001) /*!<PB[12] pin */
6780 #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x0002) /*!<PC[12] pin */
6781 #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x0003) /*!<PD[12] pin */
6782 #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x0004) /*!<PE[12] pin */
6783 #define SYSCFG_EXTICR4_EXTI12_PF ((uint32_t)0x0005) /*!<PF[12] pin */
6784 #define SYSCFG_EXTICR4_EXTI12_PG ((uint32_t)0x0006) /*!<PG[12] pin */
6785 #define SYSCFG_EXTICR4_EXTI12_PH ((uint32_t)0x0007) /*!<PH[12] pin */
6786 #define SYSCFG_EXTICR4_EXTI12_PI ((uint32_t)0x0008) /*!<PI[12] pin */
6787 #define SYSCFG_EXTICR4_EXTI12_PJ ((uint32_t)0x0009) /*!<PJ[12] pin */
6788
6789
6790 /**
6791 * @brief EXTI13 configuration
6792 */
6793 #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x0000) /*!<PA[13] pin */
6794 #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x0010) /*!<PB[13] pin */
6795 #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x0020) /*!<PC[13] pin */
6796 #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x0030) /*!<PD[13] pin */
6797 #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x0040) /*!<PE[13] pin */
6798 #define SYSCFG_EXTICR4_EXTI13_PF ((uint32_t)0x0050) /*!<PF[13] pin */
6799 #define SYSCFG_EXTICR4_EXTI13_PG ((uint32_t)0x0060) /*!<PG[13] pin */
6800 #define SYSCFG_EXTICR4_EXTI13_PH ((uint32_t)0x0070) /*!<PH[13] pin */
6801 #define SYSCFG_EXTICR4_EXTI13_PI ((uint32_t)0x0008) /*!<PI[13] pin */
6802 #define SYSCFG_EXTICR4_EXTI13_PJ ((uint32_t)0x0009) /*!<PJ[13] pin */
6803
6804
6805 /**
6806 * @brief EXTI14 configuration
6807 */
6808 #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x0000) /*!<PA[14] pin */
6809 #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x0100) /*!<PB[14] pin */
6810 #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x0200) /*!<PC[14] pin */
6811 #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x0300) /*!<PD[14] pin */
6812 #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x0400) /*!<PE[14] pin */
6813 #define SYSCFG_EXTICR4_EXTI14_PF ((uint32_t)0x0500) /*!<PF[14] pin */
6814 #define SYSCFG_EXTICR4_EXTI14_PG ((uint32_t)0x0600) /*!<PG[14] pin */
6815 #define SYSCFG_EXTICR4_EXTI14_PH ((uint32_t)0x0700) /*!<PH[14] pin */
6816 #define SYSCFG_EXTICR4_EXTI14_PI ((uint32_t)0x0800) /*!<PI[14] pin */
6817 #define SYSCFG_EXTICR4_EXTI14_PJ ((uint32_t)0x0900) /*!<PJ[14] pin */
6818
6819
6820 /**
6821 * @brief EXTI15 configuration
6822 */
6823 #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x0000) /*!<PA[15] pin */
6824 #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x1000) /*!<PB[15] pin */
6825 #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x2000) /*!<PC[15] pin */
6826 #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x3000) /*!<PD[15] pin */
6827 #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x4000) /*!<PE[15] pin */
6828 #define SYSCFG_EXTICR4_EXTI15_PF ((uint32_t)0x5000) /*!<PF[15] pin */
6829 #define SYSCFG_EXTICR4_EXTI15_PG ((uint32_t)0x6000) /*!<PG[15] pin */
6830 #define SYSCFG_EXTICR4_EXTI15_PH ((uint32_t)0x7000) /*!<PH[15] pin */
6831 #define SYSCFG_EXTICR4_EXTI15_PI ((uint32_t)0x8000) /*!<PI[15] pin */
6832 #define SYSCFG_EXTICR4_EXTI15_PJ ((uint32_t)0x9000) /*!<PJ[15] pin */
6833
6834 /****************** Bit definition for SYSCFG_CMPCR register ****************/
6835 #define SYSCFG_CMPCR_CMP_PD ((uint32_t)0x00000001) /*!<Compensation cell ready flag */
6836 #define SYSCFG_CMPCR_READY ((uint32_t)0x00000100) /*!<Compensation cell power-down */
6837
6838 /******************************************************************************/
6839 /* */
6840 /* TIM */
6841 /* */
6842 /******************************************************************************/
6843 /******************* Bit definition for TIM_CR1 register ********************/
6844 #define TIM_CR1_CEN ((uint32_t)0x0001) /*!<Counter enable */
6845 #define TIM_CR1_UDIS ((uint32_t)0x0002) /*!<Update disable */
6846 #define TIM_CR1_URS ((uint32_t)0x0004) /*!<Update request source */
6847 #define TIM_CR1_OPM ((uint32_t)0x0008) /*!<One pulse mode */
6848 #define TIM_CR1_DIR ((uint32_t)0x0010) /*!<Direction */
6849
6850 #define TIM_CR1_CMS ((uint32_t)0x0060) /*!<CMS[1:0] bits (Center-aligned mode selection) */
6851 #define TIM_CR1_CMS_0 ((uint32_t)0x0020) /*!<Bit 0 */
6852 #define TIM_CR1_CMS_1 ((uint32_t)0x0040) /*!<Bit 1 */
6853
6854 #define TIM_CR1_ARPE ((uint32_t)0x0080) /*!<Auto-reload preload enable */
6855
6856 #define TIM_CR1_CKD ((uint32_t)0x0300) /*!<CKD[1:0] bits (clock division) */
6857 #define TIM_CR1_CKD_0 ((uint32_t)0x0100) /*!<Bit 0 */
6858 #define TIM_CR1_CKD_1 ((uint32_t)0x0200) /*!<Bit 1 */
6859
6860 /******************* Bit definition for TIM_CR2 register ********************/
6861 #define TIM_CR2_CCPC ((uint32_t)0x0001) /*!<Capture/Compare Preloaded Control */
6862 #define TIM_CR2_CCUS ((uint32_t)0x0004) /*!<Capture/Compare Control Update Selection */
6863 #define TIM_CR2_CCDS ((uint32_t)0x0008) /*!<Capture/Compare DMA Selection */
6864
6865 #define TIM_CR2_MMS ((uint32_t)0x0070) /*!<MMS[2:0] bits (Master Mode Selection) */
6866 #define TIM_CR2_MMS_0 ((uint32_t)0x0010) /*!<Bit 0 */
6867 #define TIM_CR2_MMS_1 ((uint32_t)0x0020) /*!<Bit 1 */
6868 #define TIM_CR2_MMS_2 ((uint32_t)0x0040) /*!<Bit 2 */
6869
6870 #define TIM_CR2_TI1S ((uint32_t)0x0080) /*!<TI1 Selection */
6871 #define TIM_CR2_OIS1 ((uint32_t)0x0100) /*!<Output Idle state 1 (OC1 output) */
6872 #define TIM_CR2_OIS1N ((uint32_t)0x0200) /*!<Output Idle state 1 (OC1N output) */
6873 #define TIM_CR2_OIS2 ((uint32_t)0x0400) /*!<Output Idle state 2 (OC2 output) */
6874 #define TIM_CR2_OIS2N ((uint32_t)0x0800) /*!<Output Idle state 2 (OC2N output) */
6875 #define TIM_CR2_OIS3 ((uint32_t)0x1000) /*!<Output Idle state 3 (OC3 output) */
6876 #define TIM_CR2_OIS3N ((uint32_t)0x2000) /*!<Output Idle state 3 (OC3N output) */
6877 #define TIM_CR2_OIS4 ((uint32_t)0x4000) /*!<Output Idle state 4 (OC4 output) */
6878
6879 /******************* Bit definition for TIM_SMCR register *******************/
6880 #define TIM_SMCR_SMS ((uint32_t)0x0007) /*!<SMS[2:0] bits (Slave mode selection) */
6881 #define TIM_SMCR_SMS_0 ((uint32_t)0x0001) /*!<Bit 0 */
6882 #define TIM_SMCR_SMS_1 ((uint32_t)0x0002) /*!<Bit 1 */
6883 #define TIM_SMCR_SMS_2 ((uint32_t)0x0004) /*!<Bit 2 */
6884
6885 #define TIM_SMCR_TS ((uint32_t)0x0070) /*!<TS[2:0] bits (Trigger selection) */
6886 #define TIM_SMCR_TS_0 ((uint32_t)0x0010) /*!<Bit 0 */
6887 #define TIM_SMCR_TS_1 ((uint32_t)0x0020) /*!<Bit 1 */
6888 #define TIM_SMCR_TS_2 ((uint32_t)0x0040) /*!<Bit 2 */
6889
6890 #define TIM_SMCR_MSM ((uint32_t)0x0080) /*!<Master/slave mode */
6891
6892 #define TIM_SMCR_ETF ((uint32_t)0x0F00) /*!<ETF[3:0] bits (External trigger filter) */
6893 #define TIM_SMCR_ETF_0 ((uint32_t)0x0100) /*!<Bit 0 */
6894 #define TIM_SMCR_ETF_1 ((uint32_t)0x0200) /*!<Bit 1 */
6895 #define TIM_SMCR_ETF_2 ((uint32_t)0x0400) /*!<Bit 2 */
6896 #define TIM_SMCR_ETF_3 ((uint32_t)0x0800) /*!<Bit 3 */
6897
6898 #define TIM_SMCR_ETPS ((uint32_t)0x3000) /*!<ETPS[1:0] bits (External trigger prescaler) */
6899 #define TIM_SMCR_ETPS_0 ((uint32_t)0x1000) /*!<Bit 0 */
6900 #define TIM_SMCR_ETPS_1 ((uint32_t)0x2000) /*!<Bit 1 */
6901
6902 #define TIM_SMCR_ECE ((uint32_t)0x4000) /*!<External clock enable */
6903 #define TIM_SMCR_ETP ((uint32_t)0x8000) /*!<External trigger polarity */
6904
6905 /******************* Bit definition for TIM_DIER register *******************/
6906 #define TIM_DIER_UIE ((uint32_t)0x0001) /*!<Update interrupt enable */
6907 #define TIM_DIER_CC1IE ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt enable */
6908 #define TIM_DIER_CC2IE ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt enable */
6909 #define TIM_DIER_CC3IE ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt enable */
6910 #define TIM_DIER_CC4IE ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt enable */
6911 #define TIM_DIER_COMIE ((uint32_t)0x0020) /*!<COM interrupt enable */
6912 #define TIM_DIER_TIE ((uint32_t)0x0040) /*!<Trigger interrupt enable */
6913 #define TIM_DIER_BIE ((uint32_t)0x0080) /*!<Break interrupt enable */
6914 #define TIM_DIER_UDE ((uint32_t)0x0100) /*!<Update DMA request enable */
6915 #define TIM_DIER_CC1DE ((uint32_t)0x0200) /*!<Capture/Compare 1 DMA request enable */
6916 #define TIM_DIER_CC2DE ((uint32_t)0x0400) /*!<Capture/Compare 2 DMA request enable */
6917 #define TIM_DIER_CC3DE ((uint32_t)0x0800) /*!<Capture/Compare 3 DMA request enable */
6918 #define TIM_DIER_CC4DE ((uint32_t)0x1000) /*!<Capture/Compare 4 DMA request enable */
6919 #define TIM_DIER_COMDE ((uint32_t)0x2000) /*!<COM DMA request enable */
6920 #define TIM_DIER_TDE ((uint32_t)0x4000) /*!<Trigger DMA request enable */
6921
6922 /******************** Bit definition for TIM_SR register ********************/
6923 #define TIM_SR_UIF ((uint32_t)0x0001) /*!<Update interrupt Flag */
6924 #define TIM_SR_CC1IF ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt Flag */
6925 #define TIM_SR_CC2IF ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt Flag */
6926 #define TIM_SR_CC3IF ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt Flag */
6927 #define TIM_SR_CC4IF ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt Flag */
6928 #define TIM_SR_COMIF ((uint32_t)0x0020) /*!<COM interrupt Flag */
6929 #define TIM_SR_TIF ((uint32_t)0x0040) /*!<Trigger interrupt Flag */
6930 #define TIM_SR_BIF ((uint32_t)0x0080) /*!<Break interrupt Flag */
6931 #define TIM_SR_CC1OF ((uint32_t)0x0200) /*!<Capture/Compare 1 Overcapture Flag */
6932 #define TIM_SR_CC2OF ((uint32_t)0x0400) /*!<Capture/Compare 2 Overcapture Flag */
6933 #define TIM_SR_CC3OF ((uint32_t)0x0800) /*!<Capture/Compare 3 Overcapture Flag */
6934 #define TIM_SR_CC4OF ((uint32_t)0x1000) /*!<Capture/Compare 4 Overcapture Flag */
6935
6936 /******************* Bit definition for TIM_EGR register ********************/
6937 #define TIM_EGR_UG ((uint32_t)0x01) /*!<Update Generation */
6938 #define TIM_EGR_CC1G ((uint32_t)0x02) /*!<Capture/Compare 1 Generation */
6939 #define TIM_EGR_CC2G ((uint32_t)0x04) /*!<Capture/Compare 2 Generation */
6940 #define TIM_EGR_CC3G ((uint32_t)0x08) /*!<Capture/Compare 3 Generation */
6941 #define TIM_EGR_CC4G ((uint32_t)0x10) /*!<Capture/Compare 4 Generation */
6942 #define TIM_EGR_COMG ((uint32_t)0x20) /*!<Capture/Compare Control Update Generation */
6943 #define TIM_EGR_TG ((uint32_t)0x40) /*!<Trigger Generation */
6944 #define TIM_EGR_BG ((uint32_t)0x80) /*!<Break Generation */
6945
6946 /****************** Bit definition for TIM_CCMR1 register *******************/
6947 #define TIM_CCMR1_CC1S ((uint32_t)0x0003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
6948 #define TIM_CCMR1_CC1S_0 ((uint32_t)0x0001) /*!<Bit 0 */
6949 #define TIM_CCMR1_CC1S_1 ((uint32_t)0x0002) /*!<Bit 1 */
6950
6951 #define TIM_CCMR1_OC1FE ((uint32_t)0x0004) /*!<Output Compare 1 Fast enable */
6952 #define TIM_CCMR1_OC1PE ((uint32_t)0x0008) /*!<Output Compare 1 Preload enable */
6953
6954 #define TIM_CCMR1_OC1M ((uint32_t)0x0070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
6955 #define TIM_CCMR1_OC1M_0 ((uint32_t)0x0010) /*!<Bit 0 */
6956 #define TIM_CCMR1_OC1M_1 ((uint32_t)0x0020) /*!<Bit 1 */
6957 #define TIM_CCMR1_OC1M_2 ((uint32_t)0x0040) /*!<Bit 2 */
6958
6959 #define TIM_CCMR1_OC1CE ((uint32_t)0x0080) /*!<Output Compare 1Clear Enable */
6960
6961 #define TIM_CCMR1_CC2S ((uint32_t)0x0300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
6962 #define TIM_CCMR1_CC2S_0 ((uint32_t)0x0100) /*!<Bit 0 */
6963 #define TIM_CCMR1_CC2S_1 ((uint32_t)0x0200) /*!<Bit 1 */
6964
6965 #define TIM_CCMR1_OC2FE ((uint32_t)0x0400) /*!<Output Compare 2 Fast enable */
6966 #define TIM_CCMR1_OC2PE ((uint32_t)0x0800) /*!<Output Compare 2 Preload enable */
6967
6968 #define TIM_CCMR1_OC2M ((uint32_t)0x7000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
6969 #define TIM_CCMR1_OC2M_0 ((uint32_t)0x1000) /*!<Bit 0 */
6970 #define TIM_CCMR1_OC2M_1 ((uint32_t)0x2000) /*!<Bit 1 */
6971 #define TIM_CCMR1_OC2M_2 ((uint32_t)0x4000) /*!<Bit 2 */
6972
6973 #define TIM_CCMR1_OC2CE ((uint32_t)0x8000) /*!<Output Compare 2 Clear Enable */
6974
6975 /*----------------------------------------------------------------------------*/
6976
6977 #define TIM_CCMR1_IC1PSC ((uint32_t)0x000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
6978 #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
6979 #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
6980
6981 #define TIM_CCMR1_IC1F ((uint32_t)0x00F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
6982 #define TIM_CCMR1_IC1F_0 ((uint32_t)0x0010) /*!<Bit 0 */
6983 #define TIM_CCMR1_IC1F_1 ((uint32_t)0x0020) /*!<Bit 1 */
6984 #define TIM_CCMR1_IC1F_2 ((uint32_t)0x0040) /*!<Bit 2 */
6985 #define TIM_CCMR1_IC1F_3 ((uint32_t)0x0080) /*!<Bit 3 */
6986
6987 #define TIM_CCMR1_IC2PSC ((uint32_t)0x0C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
6988 #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
6989 #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
6990
6991 #define TIM_CCMR1_IC2F ((uint32_t)0xF000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
6992 #define TIM_CCMR1_IC2F_0 ((uint32_t)0x1000) /*!<Bit 0 */
6993 #define TIM_CCMR1_IC2F_1 ((uint32_t)0x2000) /*!<Bit 1 */
6994 #define TIM_CCMR1_IC2F_2 ((uint32_t)0x4000) /*!<Bit 2 */
6995 #define TIM_CCMR1_IC2F_3 ((uint32_t)0x8000) /*!<Bit 3 */
6996
6997 /****************** Bit definition for TIM_CCMR2 register *******************/
6998 #define TIM_CCMR2_CC3S ((uint32_t)0x0003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
6999 #define TIM_CCMR2_CC3S_0 ((uint32_t)0x0001) /*!<Bit 0 */
7000 #define TIM_CCMR2_CC3S_1 ((uint32_t)0x0002) /*!<Bit 1 */
7001
7002 #define TIM_CCMR2_OC3FE ((uint32_t)0x0004) /*!<Output Compare 3 Fast enable */
7003 #define TIM_CCMR2_OC3PE ((uint32_t)0x0008) /*!<Output Compare 3 Preload enable */
7004
7005 #define TIM_CCMR2_OC3M ((uint32_t)0x0070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
7006 #define TIM_CCMR2_OC3M_0 ((uint32_t)0x0010) /*!<Bit 0 */
7007 #define TIM_CCMR2_OC3M_1 ((uint32_t)0x0020) /*!<Bit 1 */
7008 #define TIM_CCMR2_OC3M_2 ((uint32_t)0x0040) /*!<Bit 2 */
7009
7010 #define TIM_CCMR2_OC3CE ((uint32_t)0x0080) /*!<Output Compare 3 Clear Enable */
7011
7012 #define TIM_CCMR2_CC4S ((uint32_t)0x0300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
7013 #define TIM_CCMR2_CC4S_0 ((uint32_t)0x0100) /*!<Bit 0 */
7014 #define TIM_CCMR2_CC4S_1 ((uint32_t)0x0200) /*!<Bit 1 */
7015
7016 #define TIM_CCMR2_OC4FE ((uint32_t)0x0400) /*!<Output Compare 4 Fast enable */
7017 #define TIM_CCMR2_OC4PE ((uint32_t)0x0800) /*!<Output Compare 4 Preload enable */
7018
7019 #define TIM_CCMR2_OC4M ((uint32_t)0x7000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
7020 #define TIM_CCMR2_OC4M_0 ((uint32_t)0x1000) /*!<Bit 0 */
7021 #define TIM_CCMR2_OC4M_1 ((uint32_t)0x2000) /*!<Bit 1 */
7022 #define TIM_CCMR2_OC4M_2 ((uint32_t)0x4000) /*!<Bit 2 */
7023
7024 #define TIM_CCMR2_OC4CE ((uint32_t)0x8000) /*!<Output Compare 4 Clear Enable */
7025
7026 /*----------------------------------------------------------------------------*/
7027
7028 #define TIM_CCMR2_IC3PSC ((uint32_t)0x000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
7029 #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
7030 #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
7031
7032 #define TIM_CCMR2_IC3F ((uint32_t)0x00F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
7033 #define TIM_CCMR2_IC3F_0 ((uint32_t)0x0010) /*!<Bit 0 */
7034 #define TIM_CCMR2_IC3F_1 ((uint32_t)0x0020) /*!<Bit 1 */
7035 #define TIM_CCMR2_IC3F_2 ((uint32_t)0x0040) /*!<Bit 2 */
7036 #define TIM_CCMR2_IC3F_3 ((uint32_t)0x0080) /*!<Bit 3 */
7037
7038 #define TIM_CCMR2_IC4PSC ((uint32_t)0x0C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
7039 #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
7040 #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
7041
7042 #define TIM_CCMR2_IC4F ((uint32_t)0xF000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
7043 #define TIM_CCMR2_IC4F_0 ((uint32_t)0x1000) /*!<Bit 0 */
7044 #define TIM_CCMR2_IC4F_1 ((uint32_t)0x2000) /*!<Bit 1 */
7045 #define TIM_CCMR2_IC4F_2 ((uint32_t)0x4000) /*!<Bit 2 */
7046 #define TIM_CCMR2_IC4F_3 ((uint32_t)0x8000) /*!<Bit 3 */
7047
7048 /******************* Bit definition for TIM_CCER register *******************/
7049 #define TIM_CCER_CC1E ((uint32_t)0x0001) /*!<Capture/Compare 1 output enable */
7050 #define TIM_CCER_CC1P ((uint32_t)0x0002) /*!<Capture/Compare 1 output Polarity */
7051 #define TIM_CCER_CC1NE ((uint32_t)0x0004) /*!<Capture/Compare 1 Complementary output enable */
7052 #define TIM_CCER_CC1NP ((uint32_t)0x0008) /*!<Capture/Compare 1 Complementary output Polarity */
7053 #define TIM_CCER_CC2E ((uint32_t)0x0010) /*!<Capture/Compare 2 output enable */
7054 #define TIM_CCER_CC2P ((uint32_t)0x0020) /*!<Capture/Compare 2 output Polarity */
7055 #define TIM_CCER_CC2NE ((uint32_t)0x0040) /*!<Capture/Compare 2 Complementary output enable */
7056 #define TIM_CCER_CC2NP ((uint32_t)0x0080) /*!<Capture/Compare 2 Complementary output Polarity */
7057 #define TIM_CCER_CC3E ((uint32_t)0x0100) /*!<Capture/Compare 3 output enable */
7058 #define TIM_CCER_CC3P ((uint32_t)0x0200) /*!<Capture/Compare 3 output Polarity */
7059 #define TIM_CCER_CC3NE ((uint32_t)0x0400) /*!<Capture/Compare 3 Complementary output enable */
7060 #define TIM_CCER_CC3NP ((uint32_t)0x0800) /*!<Capture/Compare 3 Complementary output Polarity */
7061 #define TIM_CCER_CC4E ((uint32_t)0x1000) /*!<Capture/Compare 4 output enable */
7062 #define TIM_CCER_CC4P ((uint32_t)0x2000) /*!<Capture/Compare 4 output Polarity */
7063 #define TIM_CCER_CC4NP ((uint32_t)0x8000) /*!<Capture/Compare 4 Complementary output Polarity */
7064
7065 /******************* Bit definition for TIM_CNT register ********************/
7066 #define TIM_CNT_CNT ((uint32_t)0xFFFF) /*!<Counter Value */
7067
7068 /******************* Bit definition for TIM_PSC register ********************/
7069 #define TIM_PSC_PSC ((uint32_t)0xFFFF) /*!<Prescaler Value */
7070
7071 /******************* Bit definition for TIM_ARR register ********************/
7072 #define TIM_ARR_ARR ((uint32_t)0xFFFF) /*!<actual auto-reload Value */
7073
7074 /******************* Bit definition for TIM_RCR register ********************/
7075 #define TIM_RCR_REP ((uint32_t)0xFF) /*!<Repetition Counter Value */
7076
7077 /******************* Bit definition for TIM_CCR1 register *******************/
7078 #define TIM_CCR1_CCR1 ((uint32_t)0xFFFF) /*!<Capture/Compare 1 Value */
7079
7080 /******************* Bit definition for TIM_CCR2 register *******************/
7081 #define TIM_CCR2_CCR2 ((uint32_t)0xFFFF) /*!<Capture/Compare 2 Value */
7082
7083 /******************* Bit definition for TIM_CCR3 register *******************/
7084 #define TIM_CCR3_CCR3 ((uint32_t)0xFFFF) /*!<Capture/Compare 3 Value */
7085
7086 /******************* Bit definition for TIM_CCR4 register *******************/
7087 #define TIM_CCR4_CCR4 ((uint32_t)0xFFFF) /*!<Capture/Compare 4 Value */
7088
7089 /******************* Bit definition for TIM_BDTR register *******************/
7090 #define TIM_BDTR_DTG ((uint32_t)0x00FF) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
7091 #define TIM_BDTR_DTG_0 ((uint32_t)0x0001) /*!<Bit 0 */
7092 #define TIM_BDTR_DTG_1 ((uint32_t)0x0002) /*!<Bit 1 */
7093 #define TIM_BDTR_DTG_2 ((uint32_t)0x0004) /*!<Bit 2 */
7094 #define TIM_BDTR_DTG_3 ((uint32_t)0x0008) /*!<Bit 3 */
7095 #define TIM_BDTR_DTG_4 ((uint32_t)0x0010) /*!<Bit 4 */
7096 #define TIM_BDTR_DTG_5 ((uint32_t)0x0020) /*!<Bit 5 */
7097 #define TIM_BDTR_DTG_6 ((uint32_t)0x0040) /*!<Bit 6 */
7098 #define TIM_BDTR_DTG_7 ((uint32_t)0x0080) /*!<Bit 7 */
7099
7100 #define TIM_BDTR_LOCK ((uint32_t)0x0300) /*!<LOCK[1:0] bits (Lock Configuration) */
7101 #define TIM_BDTR_LOCK_0 ((uint32_t)0x0100) /*!<Bit 0 */
7102 #define TIM_BDTR_LOCK_1 ((uint32_t)0x0200) /*!<Bit 1 */
7103
7104 #define TIM_BDTR_OSSI ((uint32_t)0x0400) /*!<Off-State Selection for Idle mode */
7105 #define TIM_BDTR_OSSR ((uint32_t)0x0800) /*!<Off-State Selection for Run mode */
7106 #define TIM_BDTR_BKE ((uint32_t)0x1000) /*!<Break enable */
7107 #define TIM_BDTR_BKP ((uint32_t)0x2000) /*!<Break Polarity */
7108 #define TIM_BDTR_AOE ((uint32_t)0x4000) /*!<Automatic Output enable */
7109 #define TIM_BDTR_MOE ((uint32_t)0x8000) /*!<Main Output enable */
7110
7111 /******************* Bit definition for TIM_DCR register ********************/
7112 #define TIM_DCR_DBA ((uint32_t)0x001F) /*!<DBA[4:0] bits (DMA Base Address) */
7113 #define TIM_DCR_DBA_0 ((uint32_t)0x0001) /*!<Bit 0 */
7114 #define TIM_DCR_DBA_1 ((uint32_t)0x0002) /*!<Bit 1 */
7115 #define TIM_DCR_DBA_2 ((uint32_t)0x0004) /*!<Bit 2 */
7116 #define TIM_DCR_DBA_3 ((uint32_t)0x0008) /*!<Bit 3 */
7117 #define TIM_DCR_DBA_4 ((uint32_t)0x0010) /*!<Bit 4 */
7118
7119 #define TIM_DCR_DBL ((uint32_t)0x1F00) /*!<DBL[4:0] bits (DMA Burst Length) */
7120 #define TIM_DCR_DBL_0 ((uint32_t)0x0100) /*!<Bit 0 */
7121 #define TIM_DCR_DBL_1 ((uint32_t)0x0200) /*!<Bit 1 */
7122 #define TIM_DCR_DBL_2 ((uint32_t)0x0400) /*!<Bit 2 */
7123 #define TIM_DCR_DBL_3 ((uint32_t)0x0800) /*!<Bit 3 */
7124 #define TIM_DCR_DBL_4 ((uint32_t)0x1000) /*!<Bit 4 */
7125
7126 /******************* Bit definition for TIM_DMAR register *******************/
7127 #define TIM_DMAR_DMAB ((uint32_t)0xFFFF) /*!<DMA register for burst accesses */
7128
7129 /******************* Bit definition for TIM_OR register *********************/
7130 #define TIM_OR_TI4_RMP ((uint32_t)0x00C0) /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
7131 #define TIM_OR_TI4_RMP_0 ((uint32_t)0x0040) /*!<Bit 0 */
7132 #define TIM_OR_TI4_RMP_1 ((uint32_t)0x0080) /*!<Bit 1 */
7133 #define TIM_OR_ITR1_RMP ((uint32_t)0x0C00) /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
7134 #define TIM_OR_ITR1_RMP_0 ((uint32_t)0x0400) /*!<Bit 0 */
7135 #define TIM_OR_ITR1_RMP_1 ((uint32_t)0x0800) /*!<Bit 1 */
7136
7137
7138 /******************************************************************************/
7139 /* */
7140 /* Universal Synchronous Asynchronous Receiver Transmitter */
7141 /* */
7142 /******************************************************************************/
7143 /******************* Bit definition for USART_SR register *******************/
7144 #define USART_SR_PE ((uint32_t)0x0001) /*!<Parity Error */
7145 #define USART_SR_FE ((uint32_t)0x0002) /*!<Framing Error */
7146 #define USART_SR_NE ((uint32_t)0x0004) /*!<Noise Error Flag */
7147 #define USART_SR_ORE ((uint32_t)0x0008) /*!<OverRun Error */
7148 #define USART_SR_IDLE ((uint32_t)0x0010) /*!<IDLE line detected */
7149 #define USART_SR_RXNE ((uint32_t)0x0020) /*!<Read Data Register Not Empty */
7150 #define USART_SR_TC ((uint32_t)0x0040) /*!<Transmission Complete */
7151 #define USART_SR_TXE ((uint32_t)0x0080) /*!<Transmit Data Register Empty */
7152 #define USART_SR_LBD ((uint32_t)0x0100) /*!<LIN Break Detection Flag */
7153 #define USART_SR_CTS ((uint32_t)0x0200) /*!<CTS Flag */
7154
7155 /******************* Bit definition for USART_DR register *******************/
7156 #define USART_DR_DR ((uint32_t)0x01FF) /*!<Data value */
7157
7158 /****************** Bit definition for USART_BRR register *******************/
7159 #define USART_BRR_DIV_Fraction ((uint32_t)0x000F) /*!<Fraction of USARTDIV */
7160 #define USART_BRR_DIV_Mantissa ((uint32_t)0xFFF0) /*!<Mantissa of USARTDIV */
7161
7162 /****************** Bit definition for USART_CR1 register *******************/
7163 #define USART_CR1_SBK ((uint32_t)0x0001) /*!<Send Break */
7164 #define USART_CR1_RWU ((uint32_t)0x0002) /*!<Receiver wakeup */
7165 #define USART_CR1_RE ((uint32_t)0x0004) /*!<Receiver Enable */
7166 #define USART_CR1_TE ((uint32_t)0x0008) /*!<Transmitter Enable */
7167 #define USART_CR1_IDLEIE ((uint32_t)0x0010) /*!<IDLE Interrupt Enable */
7168 #define USART_CR1_RXNEIE ((uint32_t)0x0020) /*!<RXNE Interrupt Enable */
7169 #define USART_CR1_TCIE ((uint32_t)0x0040) /*!<Transmission Complete Interrupt Enable */
7170 #define USART_CR1_TXEIE ((uint32_t)0x0080) /*!<PE Interrupt Enable */
7171 #define USART_CR1_PEIE ((uint32_t)0x0100) /*!<PE Interrupt Enable */
7172 #define USART_CR1_PS ((uint32_t)0x0200) /*!<Parity Selection */
7173 #define USART_CR1_PCE ((uint32_t)0x0400) /*!<Parity Control Enable */
7174 #define USART_CR1_WAKE ((uint32_t)0x0800) /*!<Wakeup method */
7175 #define USART_CR1_M ((uint32_t)0x1000) /*!<Word length */
7176 #define USART_CR1_UE ((uint32_t)0x2000) /*!<USART Enable */
7177 #define USART_CR1_OVER8 ((uint32_t)0x8000) /*!<USART Oversampling by 8 enable */
7178
7179 /****************** Bit definition for USART_CR2 register *******************/
7180 #define USART_CR2_ADD ((uint32_t)0x000F) /*!<Address of the USART node */
7181 #define USART_CR2_LBDL ((uint32_t)0x0020) /*!<LIN Break Detection Length */
7182 #define USART_CR2_LBDIE ((uint32_t)0x0040) /*!<LIN Break Detection Interrupt Enable */
7183 #define USART_CR2_LBCL ((uint32_t)0x0100) /*!<Last Bit Clock pulse */
7184 #define USART_CR2_CPHA ((uint32_t)0x0200) /*!<Clock Phase */
7185 #define USART_CR2_CPOL ((uint32_t)0x0400) /*!<Clock Polarity */
7186 #define USART_CR2_CLKEN ((uint32_t)0x0800) /*!<Clock Enable */
7187
7188 #define USART_CR2_STOP ((uint32_t)0x3000) /*!<STOP[1:0] bits (STOP bits) */
7189 #define USART_CR2_STOP_0 ((uint32_t)0x1000) /*!<Bit 0 */
7190 #define USART_CR2_STOP_1 ((uint32_t)0x2000) /*!<Bit 1 */
7191
7192 #define USART_CR2_LINEN ((uint32_t)0x4000) /*!<LIN mode enable */
7193
7194 /****************** Bit definition for USART_CR3 register *******************/
7195 #define USART_CR3_EIE ((uint32_t)0x0001) /*!<Error Interrupt Enable */
7196 #define USART_CR3_IREN ((uint32_t)0x0002) /*!<IrDA mode Enable */
7197 #define USART_CR3_IRLP ((uint32_t)0x0004) /*!<IrDA Low-Power */
7198 #define USART_CR3_HDSEL ((uint32_t)0x0008) /*!<Half-Duplex Selection */
7199 #define USART_CR3_NACK ((uint32_t)0x0010) /*!<Smartcard NACK enable */
7200 #define USART_CR3_SCEN ((uint32_t)0x0020) /*!<Smartcard mode enable */
7201 #define USART_CR3_DMAR ((uint32_t)0x0040) /*!<DMA Enable Receiver */
7202 #define USART_CR3_DMAT ((uint32_t)0x0080) /*!<DMA Enable Transmitter */
7203 #define USART_CR3_RTSE ((uint32_t)0x0100) /*!<RTS Enable */
7204 #define USART_CR3_CTSE ((uint32_t)0x0200) /*!<CTS Enable */
7205 #define USART_CR3_CTSIE ((uint32_t)0x0400) /*!<CTS Interrupt Enable */
7206 #define USART_CR3_ONEBIT ((uint32_t)0x0800) /*!<USART One bit method enable */
7207
7208 /****************** Bit definition for USART_GTPR register ******************/
7209 #define USART_GTPR_PSC ((uint32_t)0x00FF) /*!<PSC[7:0] bits (Prescaler value) */
7210 #define USART_GTPR_PSC_0 ((uint32_t)0x0001) /*!<Bit 0 */
7211 #define USART_GTPR_PSC_1 ((uint32_t)0x0002) /*!<Bit 1 */
7212 #define USART_GTPR_PSC_2 ((uint32_t)0x0004) /*!<Bit 2 */
7213 #define USART_GTPR_PSC_3 ((uint32_t)0x0008) /*!<Bit 3 */
7214 #define USART_GTPR_PSC_4 ((uint32_t)0x0010) /*!<Bit 4 */
7215 #define USART_GTPR_PSC_5 ((uint32_t)0x0020) /*!<Bit 5 */
7216 #define USART_GTPR_PSC_6 ((uint32_t)0x0040) /*!<Bit 6 */
7217 #define USART_GTPR_PSC_7 ((uint32_t)0x0080) /*!<Bit 7 */
7218
7219 #define USART_GTPR_GT ((uint32_t)0xFF00) /*!<Guard time value */
7220
7221 /******************************************************************************/
7222 /* */
7223 /* Window WATCHDOG */
7224 /* */
7225 /******************************************************************************/
7226 /******************* Bit definition for WWDG_CR register ********************/
7227 #define WWDG_CR_T ((uint32_t)0x7F) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
7228 #define WWDG_CR_T0 ((uint32_t)0x01) /*!<Bit 0 */
7229 #define WWDG_CR_T1 ((uint32_t)0x02) /*!<Bit 1 */
7230 #define WWDG_CR_T2 ((uint32_t)0x04) /*!<Bit 2 */
7231 #define WWDG_CR_T3 ((uint32_t)0x08) /*!<Bit 3 */
7232 #define WWDG_CR_T4 ((uint32_t)0x10) /*!<Bit 4 */
7233 #define WWDG_CR_T5 ((uint32_t)0x20) /*!<Bit 5 */
7234 #define WWDG_CR_T6 ((uint32_t)0x40) /*!<Bit 6 */
7235
7236 #define WWDG_CR_WDGA ((uint32_t)0x80) /*!<Activation bit */
7237
7238 /******************* Bit definition for WWDG_CFR register *******************/
7239 #define WWDG_CFR_W ((uint32_t)0x007F) /*!<W[6:0] bits (7-bit window value) */
7240 #define WWDG_CFR_W0 ((uint32_t)0x0001) /*!<Bit 0 */
7241 #define WWDG_CFR_W1 ((uint32_t)0x0002) /*!<Bit 1 */
7242 #define WWDG_CFR_W2 ((uint32_t)0x0004) /*!<Bit 2 */
7243 #define WWDG_CFR_W3 ((uint32_t)0x0008) /*!<Bit 3 */
7244 #define WWDG_CFR_W4 ((uint32_t)0x0010) /*!<Bit 4 */
7245 #define WWDG_CFR_W5 ((uint32_t)0x0020) /*!<Bit 5 */
7246 #define WWDG_CFR_W6 ((uint32_t)0x0040) /*!<Bit 6 */
7247
7248 #define WWDG_CFR_WDGTB ((uint32_t)0x0180) /*!<WDGTB[1:0] bits (Timer Base) */
7249 #define WWDG_CFR_WDGTB0 ((uint32_t)0x0080) /*!<Bit 0 */
7250 #define WWDG_CFR_WDGTB1 ((uint32_t)0x0100) /*!<Bit 1 */
7251
7252 #define WWDG_CFR_EWI ((uint32_t)0x0200) /*!<Early Wakeup Interrupt */
7253
7254 /******************* Bit definition for WWDG_SR register ********************/
7255 #define WWDG_SR_EWIF ((uint32_t)0x01) /*!<Early Wakeup Interrupt Flag */
7256
7257
7258 /******************************************************************************/
7259 /* */
7260 /* DBG */
7261 /* */
7262 /******************************************************************************/
7263 /******************** Bit definition for DBGMCU_IDCODE register *************/
7264 #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF)
7265 #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000)
7266
7267 /******************** Bit definition for DBGMCU_CR register *****************/
7268 #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001)
7269 #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002)
7270 #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004)
7271 #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020)
7272
7273 #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0)
7274 #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040)/*!<Bit 0 */
7275 #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080)/*!<Bit 1 */
7276
7277 /******************** Bit definition for DBGMCU_APB1_FZ register ************/
7278 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001)
7279 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP ((uint32_t)0x00000002)
7280 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP ((uint32_t)0x00000004)
7281 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP ((uint32_t)0x00000008)
7282 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010)
7283 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP ((uint32_t)0x00000020)
7284 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP ((uint32_t)0x00000040)
7285 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP ((uint32_t)0x00000080)
7286 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP ((uint32_t)0x00000100)
7287 #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400)
7288 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800)
7289 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000)
7290 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00200000)
7291 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT ((uint32_t)0x00400000)
7292 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT ((uint32_t)0x00800000)
7293 #define DBGMCU_APB1_FZ_DBG_CAN1_STOP ((uint32_t)0x02000000)
7294 #define DBGMCU_APB1_FZ_DBG_CAN2_STOP ((uint32_t)0x04000000)
7295 /* Old IWDGSTOP bit definition, maintained for legacy purpose */
7296 #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP
7297
7298 /******************** Bit definition for DBGMCU_APB2_FZ register ************/
7299 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP ((uint32_t)0x00000001)
7300 #define DBGMCU_APB2_FZ_DBG_TIM8_STOP ((uint32_t)0x00000002)
7301 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP ((uint32_t)0x00010000)
7302 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP ((uint32_t)0x00020000)
7303 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP ((uint32_t)0x00040000)
7304
7305 /******************************************************************************/
7306 /* */
7307 /* Ethernet MAC Registers bits definitions */
7308 /* */
7309 /******************************************************************************/
7310 /* Bit definition for Ethernet MAC Control Register register */
7311 #define ETH_MACCR_WD ((uint32_t)0x00800000) /* Watchdog disable */
7312 #define ETH_MACCR_JD ((uint32_t)0x00400000) /* Jabber disable */
7313 #define ETH_MACCR_IFG ((uint32_t)0x000E0000) /* Inter-frame gap */
7314 #define ETH_MACCR_IFG_96Bit ((uint32_t)0x00000000) /* Minimum IFG between frames during transmission is 96Bit */
7315 #define ETH_MACCR_IFG_88Bit ((uint32_t)0x00020000) /* Minimum IFG between frames during transmission is 88Bit */
7316 #define ETH_MACCR_IFG_80Bit ((uint32_t)0x00040000) /* Minimum IFG between frames during transmission is 80Bit */
7317 #define ETH_MACCR_IFG_72Bit ((uint32_t)0x00060000) /* Minimum IFG between frames during transmission is 72Bit */
7318 #define ETH_MACCR_IFG_64Bit ((uint32_t)0x00080000) /* Minimum IFG between frames during transmission is 64Bit */
7319 #define ETH_MACCR_IFG_56Bit ((uint32_t)0x000A0000) /* Minimum IFG between frames during transmission is 56Bit */
7320 #define ETH_MACCR_IFG_48Bit ((uint32_t)0x000C0000) /* Minimum IFG between frames during transmission is 48Bit */
7321 #define ETH_MACCR_IFG_40Bit ((uint32_t)0x000E0000) /* Minimum IFG between frames during transmission is 40Bit */
7322 #define ETH_MACCR_CSD ((uint32_t)0x00010000) /* Carrier sense disable (during transmission) */
7323 #define ETH_MACCR_FES ((uint32_t)0x00004000) /* Fast ethernet speed */
7324 #define ETH_MACCR_ROD ((uint32_t)0x00002000) /* Receive own disable */
7325 #define ETH_MACCR_LM ((uint32_t)0x00001000) /* loopback mode */
7326 #define ETH_MACCR_DM ((uint32_t)0x00000800) /* Duplex mode */
7327 #define ETH_MACCR_IPCO ((uint32_t)0x00000400) /* IP Checksum offload */
7328 #define ETH_MACCR_RD ((uint32_t)0x00000200) /* Retry disable */
7329 #define ETH_MACCR_APCS ((uint32_t)0x00000080) /* Automatic Pad/CRC stripping */
7330 #define ETH_MACCR_BL ((uint32_t)0x00000060) /* Back-off limit: random integer number (r) of slot time delays before rescheduling
7331 a transmission attempt during retries after a collision: 0 =< r <2^k */
7332 #define ETH_MACCR_BL_10 ((uint32_t)0x00000000) /* k = min (n, 10) */
7333 #define ETH_MACCR_BL_8 ((uint32_t)0x00000020) /* k = min (n, 8) */
7334 #define ETH_MACCR_BL_4 ((uint32_t)0x00000040) /* k = min (n, 4) */
7335 #define ETH_MACCR_BL_1 ((uint32_t)0x00000060) /* k = min (n, 1) */
7336 #define ETH_MACCR_DC ((uint32_t)0x00000010) /* Defferal check */
7337 #define ETH_MACCR_TE ((uint32_t)0x00000008) /* Transmitter enable */
7338 #define ETH_MACCR_RE ((uint32_t)0x00000004) /* Receiver enable */
7339
7340 /* Bit definition for Ethernet MAC Frame Filter Register */
7341 #define ETH_MACFFR_RA ((uint32_t)0x80000000) /* Receive all */
7342 #define ETH_MACFFR_HPF ((uint32_t)0x00000400) /* Hash or perfect filter */
7343 #define ETH_MACFFR_SAF ((uint32_t)0x00000200) /* Source address filter enable */
7344 #define ETH_MACFFR_SAIF ((uint32_t)0x00000100) /* SA inverse filtering */
7345 #define ETH_MACFFR_PCF ((uint32_t)0x000000C0) /* Pass control frames: 3 cases */
7346 #define ETH_MACFFR_PCF_BlockAll ((uint32_t)0x00000040) /* MAC filters all control frames from reaching the application */
7347 #define ETH_MACFFR_PCF_ForwardAll ((uint32_t)0x00000080) /* MAC forwards all control frames to application even if they fail the Address Filter */
7348 #define ETH_MACFFR_PCF_ForwardPassedAddrFilter ((uint32_t)0x000000C0) /* MAC forwards control frames that pass the Address Filter. */
7349 #define ETH_MACFFR_BFD ((uint32_t)0x00000020) /* Broadcast frame disable */
7350 #define ETH_MACFFR_PAM ((uint32_t)0x00000010) /* Pass all mutlicast */
7351 #define ETH_MACFFR_DAIF ((uint32_t)0x00000008) /* DA Inverse filtering */
7352 #define ETH_MACFFR_HM ((uint32_t)0x00000004) /* Hash multicast */
7353 #define ETH_MACFFR_HU ((uint32_t)0x00000002) /* Hash unicast */
7354 #define ETH_MACFFR_PM ((uint32_t)0x00000001) /* Promiscuous mode */
7355
7356 /* Bit definition for Ethernet MAC Hash Table High Register */
7357 #define ETH_MACHTHR_HTH ((uint32_t)0xFFFFFFFF) /* Hash table high */
7358
7359 /* Bit definition for Ethernet MAC Hash Table Low Register */
7360 #define ETH_MACHTLR_HTL ((uint32_t)0xFFFFFFFF) /* Hash table low */
7361
7362 /* Bit definition for Ethernet MAC MII Address Register */
7363 #define ETH_MACMIIAR_PA ((uint32_t)0x0000F800) /* Physical layer address */
7364 #define ETH_MACMIIAR_MR ((uint32_t)0x000007C0) /* MII register in the selected PHY */
7365 #define ETH_MACMIIAR_CR ((uint32_t)0x0000001C) /* CR clock range: 6 cases */
7366 #define ETH_MACMIIAR_CR_Div42 ((uint32_t)0x00000000) /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
7367 #define ETH_MACMIIAR_CR_Div62 ((uint32_t)0x00000004) /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
7368 #define ETH_MACMIIAR_CR_Div16 ((uint32_t)0x00000008) /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
7369 #define ETH_MACMIIAR_CR_Div26 ((uint32_t)0x0000000C) /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
7370 #define ETH_MACMIIAR_CR_Div102 ((uint32_t)0x00000010) /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
7371 #define ETH_MACMIIAR_MW ((uint32_t)0x00000002) /* MII write */
7372 #define ETH_MACMIIAR_MB ((uint32_t)0x00000001) /* MII busy */
7373
7374 /* Bit definition for Ethernet MAC MII Data Register */
7375 #define ETH_MACMIIDR_MD ((uint32_t)0x0000FFFF) /* MII data: read/write data from/to PHY */
7376
7377 /* Bit definition for Ethernet MAC Flow Control Register */
7378 #define ETH_MACFCR_PT ((uint32_t)0xFFFF0000) /* Pause time */
7379 #define ETH_MACFCR_ZQPD ((uint32_t)0x00000080) /* Zero-quanta pause disable */
7380 #define ETH_MACFCR_PLT ((uint32_t)0x00000030) /* Pause low threshold: 4 cases */
7381 #define ETH_MACFCR_PLT_Minus4 ((uint32_t)0x00000000) /* Pause time minus 4 slot times */
7382 #define ETH_MACFCR_PLT_Minus28 ((uint32_t)0x00000010) /* Pause time minus 28 slot times */
7383 #define ETH_MACFCR_PLT_Minus144 ((uint32_t)0x00000020) /* Pause time minus 144 slot times */
7384 #define ETH_MACFCR_PLT_Minus256 ((uint32_t)0x00000030) /* Pause time minus 256 slot times */
7385 #define ETH_MACFCR_UPFD ((uint32_t)0x00000008) /* Unicast pause frame detect */
7386 #define ETH_MACFCR_RFCE ((uint32_t)0x00000004) /* Receive flow control enable */
7387 #define ETH_MACFCR_TFCE ((uint32_t)0x00000002) /* Transmit flow control enable */
7388 #define ETH_MACFCR_FCBBPA ((uint32_t)0x00000001) /* Flow control busy/backpressure activate */
7389
7390 /* Bit definition for Ethernet MAC VLAN Tag Register */
7391 #define ETH_MACVLANTR_VLANTC ((uint32_t)0x00010000) /* 12-bit VLAN tag comparison */
7392 #define ETH_MACVLANTR_VLANTI ((uint32_t)0x0000FFFF) /* VLAN tag identifier (for receive frames) */
7393
7394 /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
7395 #define ETH_MACRWUFFR_D ((uint32_t)0xFFFFFFFF) /* Wake-up frame filter register data */
7396 /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
7397 Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
7398 /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
7399 Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
7400 Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
7401 Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
7402 Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
7403 RSVD - Filter1 Command - RSVD - Filter0 Command
7404 Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
7405 Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
7406 Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
7407
7408 /* Bit definition for Ethernet MAC PMT Control and Status Register */
7409 #define ETH_MACPMTCSR_WFFRPR ((uint32_t)0x80000000) /* Wake-Up Frame Filter Register Pointer Reset */
7410 #define ETH_MACPMTCSR_GU ((uint32_t)0x00000200) /* Global Unicast */
7411 #define ETH_MACPMTCSR_WFR ((uint32_t)0x00000040) /* Wake-Up Frame Received */
7412 #define ETH_MACPMTCSR_MPR ((uint32_t)0x00000020) /* Magic Packet Received */
7413 #define ETH_MACPMTCSR_WFE ((uint32_t)0x00000004) /* Wake-Up Frame Enable */
7414 #define ETH_MACPMTCSR_MPE ((uint32_t)0x00000002) /* Magic Packet Enable */
7415 #define ETH_MACPMTCSR_PD ((uint32_t)0x00000001) /* Power Down */
7416
7417 /* Bit definition for Ethernet MAC Status Register */
7418 #define ETH_MACSR_TSTS ((uint32_t)0x00000200) /* Time stamp trigger status */
7419 #define ETH_MACSR_MMCTS ((uint32_t)0x00000040) /* MMC transmit status */
7420 #define ETH_MACSR_MMMCRS ((uint32_t)0x00000020) /* MMC receive status */
7421 #define ETH_MACSR_MMCS ((uint32_t)0x00000010) /* MMC status */
7422 #define ETH_MACSR_PMTS ((uint32_t)0x00000008) /* PMT status */
7423
7424 /* Bit definition for Ethernet MAC Interrupt Mask Register */
7425 #define ETH_MACIMR_TSTIM ((uint32_t)0x00000200) /* Time stamp trigger interrupt mask */
7426 #define ETH_MACIMR_PMTIM ((uint32_t)0x00000008) /* PMT interrupt mask */
7427
7428 /* Bit definition for Ethernet MAC Address0 High Register */
7429 #define ETH_MACA0HR_MACA0H ((uint32_t)0x0000FFFF) /* MAC address0 high */
7430
7431 /* Bit definition for Ethernet MAC Address0 Low Register */
7432 #define ETH_MACA0LR_MACA0L ((uint32_t)0xFFFFFFFF) /* MAC address0 low */
7433
7434 /* Bit definition for Ethernet MAC Address1 High Register */
7435 #define ETH_MACA1HR_AE ((uint32_t)0x80000000) /* Address enable */
7436 #define ETH_MACA1HR_SA ((uint32_t)0x40000000) /* Source address */
7437 #define ETH_MACA1HR_MBC ((uint32_t)0x3F000000) /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
7438 #define ETH_MACA1HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
7439 #define ETH_MACA1HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
7440 #define ETH_MACA1HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
7441 #define ETH_MACA1HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
7442 #define ETH_MACA1HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
7443 #define ETH_MACA1HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [7:0] */
7444 #define ETH_MACA1HR_MACA1H ((uint32_t)0x0000FFFF) /* MAC address1 high */
7445
7446 /* Bit definition for Ethernet MAC Address1 Low Register */
7447 #define ETH_MACA1LR_MACA1L ((uint32_t)0xFFFFFFFF) /* MAC address1 low */
7448
7449 /* Bit definition for Ethernet MAC Address2 High Register */
7450 #define ETH_MACA2HR_AE ((uint32_t)0x80000000) /* Address enable */
7451 #define ETH_MACA2HR_SA ((uint32_t)0x40000000) /* Source address */
7452 #define ETH_MACA2HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
7453 #define ETH_MACA2HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
7454 #define ETH_MACA2HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
7455 #define ETH_MACA2HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
7456 #define ETH_MACA2HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
7457 #define ETH_MACA2HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
7458 #define ETH_MACA2HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
7459 #define ETH_MACA2HR_MACA2H ((uint32_t)0x0000FFFF) /* MAC address1 high */
7460
7461 /* Bit definition for Ethernet MAC Address2 Low Register */
7462 #define ETH_MACA2LR_MACA2L ((uint32_t)0xFFFFFFFF) /* MAC address2 low */
7463
7464 /* Bit definition for Ethernet MAC Address3 High Register */
7465 #define ETH_MACA3HR_AE ((uint32_t)0x80000000) /* Address enable */
7466 #define ETH_MACA3HR_SA ((uint32_t)0x40000000) /* Source address */
7467 #define ETH_MACA3HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
7468 #define ETH_MACA3HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
7469 #define ETH_MACA3HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
7470 #define ETH_MACA3HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
7471 #define ETH_MACA3HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
7472 #define ETH_MACA3HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
7473 #define ETH_MACA3HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
7474 #define ETH_MACA3HR_MACA3H ((uint32_t)0x0000FFFF) /* MAC address3 high */
7475
7476 /* Bit definition for Ethernet MAC Address3 Low Register */
7477 #define ETH_MACA3LR_MACA3L ((uint32_t)0xFFFFFFFF) /* MAC address3 low */
7478
7479 /******************************************************************************/
7480 /* Ethernet MMC Registers bits definition */
7481 /******************************************************************************/
7482
7483 /* Bit definition for Ethernet MMC Contol Register */
7484 #define ETH_MMCCR_MCFHP ((uint32_t)0x00000020) /* MMC counter Full-Half preset */
7485 #define ETH_MMCCR_MCP ((uint32_t)0x00000010) /* MMC counter preset */
7486 #define ETH_MMCCR_MCF ((uint32_t)0x00000008) /* MMC Counter Freeze */
7487 #define ETH_MMCCR_ROR ((uint32_t)0x00000004) /* Reset on Read */
7488 #define ETH_MMCCR_CSR ((uint32_t)0x00000002) /* Counter Stop Rollover */
7489 #define ETH_MMCCR_CR ((uint32_t)0x00000001) /* Counters Reset */
7490
7491 /* Bit definition for Ethernet MMC Receive Interrupt Register */
7492 #define ETH_MMCRIR_RGUFS ((uint32_t)0x00020000) /* Set when Rx good unicast frames counter reaches half the maximum value */
7493 #define ETH_MMCRIR_RFAES ((uint32_t)0x00000040) /* Set when Rx alignment error counter reaches half the maximum value */
7494 #define ETH_MMCRIR_RFCES ((uint32_t)0x00000020) /* Set when Rx crc error counter reaches half the maximum value */
7495
7496 /* Bit definition for Ethernet MMC Transmit Interrupt Register */
7497 #define ETH_MMCTIR_TGFS ((uint32_t)0x00200000) /* Set when Tx good frame count counter reaches half the maximum value */
7498 #define ETH_MMCTIR_TGFMSCS ((uint32_t)0x00008000) /* Set when Tx good multi col counter reaches half the maximum value */
7499 #define ETH_MMCTIR_TGFSCS ((uint32_t)0x00004000) /* Set when Tx good single col counter reaches half the maximum value */
7500
7501 /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
7502 #define ETH_MMCRIMR_RGUFM ((uint32_t)0x00020000) /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
7503 #define ETH_MMCRIMR_RFAEM ((uint32_t)0x00000040) /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
7504 #define ETH_MMCRIMR_RFCEM ((uint32_t)0x00000020) /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
7505
7506 /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
7507 #define ETH_MMCTIMR_TGFM ((uint32_t)0x00200000) /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
7508 #define ETH_MMCTIMR_TGFMSCM ((uint32_t)0x00008000) /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
7509 #define ETH_MMCTIMR_TGFSCM ((uint32_t)0x00004000) /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
7510
7511 /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
7512 #define ETH_MMCTGFSCCR_TGFSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
7513
7514 /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
7515 #define ETH_MMCTGFMSCCR_TGFMSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
7516
7517 /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
7518 #define ETH_MMCTGFCR_TGFC ((uint32_t)0xFFFFFFFF) /* Number of good frames transmitted. */
7519
7520 /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
7521 #define ETH_MMCRFCECR_RFCEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with CRC error. */
7522
7523 /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
7524 #define ETH_MMCRFAECR_RFAEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with alignment (dribble) error */
7525
7526 /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
7527 #define ETH_MMCRGUFCR_RGUFC ((uint32_t)0xFFFFFFFF) /* Number of good unicast frames received. */
7528
7529 /******************************************************************************/
7530 /* Ethernet PTP Registers bits definition */
7531 /******************************************************************************/
7532
7533 /* Bit definition for Ethernet PTP Time Stamp Contol Register */
7534 #define ETH_PTPTSCR_TSCNT ((uint32_t)0x00030000) /* Time stamp clock node type */
7535 #define ETH_PTPTSSR_TSSMRME ((uint32_t)0x00008000) /* Time stamp snapshot for message relevant to master enable */
7536 #define ETH_PTPTSSR_TSSEME ((uint32_t)0x00004000) /* Time stamp snapshot for event message enable */
7537 #define ETH_PTPTSSR_TSSIPV4FE ((uint32_t)0x00002000) /* Time stamp snapshot for IPv4 frames enable */
7538 #define ETH_PTPTSSR_TSSIPV6FE ((uint32_t)0x00001000) /* Time stamp snapshot for IPv6 frames enable */
7539 #define ETH_PTPTSSR_TSSPTPOEFE ((uint32_t)0x00000800) /* Time stamp snapshot for PTP over ethernet frames enable */
7540 #define ETH_PTPTSSR_TSPTPPSV2E ((uint32_t)0x00000400) /* Time stamp PTP packet snooping for version2 format enable */
7541 #define ETH_PTPTSSR_TSSSR ((uint32_t)0x00000200) /* Time stamp Sub-seconds rollover */
7542 #define ETH_PTPTSSR_TSSARFE ((uint32_t)0x00000100) /* Time stamp snapshot for all received frames enable */
7543
7544 #define ETH_PTPTSCR_TSARU ((uint32_t)0x00000020) /* Addend register update */
7545 #define ETH_PTPTSCR_TSITE ((uint32_t)0x00000010) /* Time stamp interrupt trigger enable */
7546 #define ETH_PTPTSCR_TSSTU ((uint32_t)0x00000008) /* Time stamp update */
7547 #define ETH_PTPTSCR_TSSTI ((uint32_t)0x00000004) /* Time stamp initialize */
7548 #define ETH_PTPTSCR_TSFCU ((uint32_t)0x00000002) /* Time stamp fine or coarse update */
7549 #define ETH_PTPTSCR_TSE ((uint32_t)0x00000001) /* Time stamp enable */
7550
7551 /* Bit definition for Ethernet PTP Sub-Second Increment Register */
7552 #define ETH_PTPSSIR_STSSI ((uint32_t)0x000000FF) /* System time Sub-second increment value */
7553
7554 /* Bit definition for Ethernet PTP Time Stamp High Register */
7555 #define ETH_PTPTSHR_STS ((uint32_t)0xFFFFFFFF) /* System Time second */
7556
7557 /* Bit definition for Ethernet PTP Time Stamp Low Register */
7558 #define ETH_PTPTSLR_STPNS ((uint32_t)0x80000000) /* System Time Positive or negative time */
7559 #define ETH_PTPTSLR_STSS ((uint32_t)0x7FFFFFFF) /* System Time sub-seconds */
7560
7561 /* Bit definition for Ethernet PTP Time Stamp High Update Register */
7562 #define ETH_PTPTSHUR_TSUS ((uint32_t)0xFFFFFFFF) /* Time stamp update seconds */
7563
7564 /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
7565 #define ETH_PTPTSLUR_TSUPNS ((uint32_t)0x80000000) /* Time stamp update Positive or negative time */
7566 #define ETH_PTPTSLUR_TSUSS ((uint32_t)0x7FFFFFFF) /* Time stamp update sub-seconds */
7567
7568 /* Bit definition for Ethernet PTP Time Stamp Addend Register */
7569 #define ETH_PTPTSAR_TSA ((uint32_t)0xFFFFFFFF) /* Time stamp addend */
7570
7571 /* Bit definition for Ethernet PTP Target Time High Register */
7572 #define ETH_PTPTTHR_TTSH ((uint32_t)0xFFFFFFFF) /* Target time stamp high */
7573
7574 /* Bit definition for Ethernet PTP Target Time Low Register */
7575 #define ETH_PTPTTLR_TTSL ((uint32_t)0xFFFFFFFF) /* Target time stamp low */
7576
7577 /* Bit definition for Ethernet PTP Time Stamp Status Register */
7578 #define ETH_PTPTSSR_TSTTR ((uint32_t)0x00000020) /* Time stamp target time reached */
7579 #define ETH_PTPTSSR_TSSO ((uint32_t)0x00000010) /* Time stamp seconds overflow */
7580
7581 /******************************************************************************/
7582 /* Ethernet DMA Registers bits definition */
7583 /******************************************************************************/
7584
7585 /* Bit definition for Ethernet DMA Bus Mode Register */
7586 #define ETH_DMABMR_AAB ((uint32_t)0x02000000) /* Address-Aligned beats */
7587 #define ETH_DMABMR_FPM ((uint32_t)0x01000000) /* 4xPBL mode */
7588 #define ETH_DMABMR_USP ((uint32_t)0x00800000) /* Use separate PBL */
7589 #define ETH_DMABMR_RDP ((uint32_t)0x007E0000) /* RxDMA PBL */
7590 #define ETH_DMABMR_RDP_1Beat ((uint32_t)0x00020000) /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
7591 #define ETH_DMABMR_RDP_2Beat ((uint32_t)0x00040000) /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
7592 #define ETH_DMABMR_RDP_4Beat ((uint32_t)0x00080000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
7593 #define ETH_DMABMR_RDP_8Beat ((uint32_t)0x00100000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
7594 #define ETH_DMABMR_RDP_16Beat ((uint32_t)0x00200000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
7595 #define ETH_DMABMR_RDP_32Beat ((uint32_t)0x00400000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
7596 #define ETH_DMABMR_RDP_4xPBL_4Beat ((uint32_t)0x01020000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
7597 #define ETH_DMABMR_RDP_4xPBL_8Beat ((uint32_t)0x01040000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
7598 #define ETH_DMABMR_RDP_4xPBL_16Beat ((uint32_t)0x01080000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
7599 #define ETH_DMABMR_RDP_4xPBL_32Beat ((uint32_t)0x01100000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
7600 #define ETH_DMABMR_RDP_4xPBL_64Beat ((uint32_t)0x01200000) /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
7601 #define ETH_DMABMR_RDP_4xPBL_128Beat ((uint32_t)0x01400000) /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
7602 #define ETH_DMABMR_FB ((uint32_t)0x00010000) /* Fixed Burst */
7603 #define ETH_DMABMR_RTPR ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
7604 #define ETH_DMABMR_RTPR_1_1 ((uint32_t)0x00000000) /* Rx Tx priority ratio */
7605 #define ETH_DMABMR_RTPR_2_1 ((uint32_t)0x00004000) /* Rx Tx priority ratio */
7606 #define ETH_DMABMR_RTPR_3_1 ((uint32_t)0x00008000) /* Rx Tx priority ratio */
7607 #define ETH_DMABMR_RTPR_4_1 ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
7608 #define ETH_DMABMR_PBL ((uint32_t)0x00003F00) /* Programmable burst length */
7609 #define ETH_DMABMR_PBL_1Beat ((uint32_t)0x00000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
7610 #define ETH_DMABMR_PBL_2Beat ((uint32_t)0x00000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
7611 #define ETH_DMABMR_PBL_4Beat ((uint32_t)0x00000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
7612 #define ETH_DMABMR_PBL_8Beat ((uint32_t)0x00000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
7613 #define ETH_DMABMR_PBL_16Beat ((uint32_t)0x00001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
7614 #define ETH_DMABMR_PBL_32Beat ((uint32_t)0x00002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
7615 #define ETH_DMABMR_PBL_4xPBL_4Beat ((uint32_t)0x01000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
7616 #define ETH_DMABMR_PBL_4xPBL_8Beat ((uint32_t)0x01000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
7617 #define ETH_DMABMR_PBL_4xPBL_16Beat ((uint32_t)0x01000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
7618 #define ETH_DMABMR_PBL_4xPBL_32Beat ((uint32_t)0x01000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
7619 #define ETH_DMABMR_PBL_4xPBL_64Beat ((uint32_t)0x01001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
7620 #define ETH_DMABMR_PBL_4xPBL_128Beat ((uint32_t)0x01002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
7621 #define ETH_DMABMR_EDE ((uint32_t)0x00000080) /* Enhanced Descriptor Enable */
7622 #define ETH_DMABMR_DSL ((uint32_t)0x0000007C) /* Descriptor Skip Length */
7623 #define ETH_DMABMR_DA ((uint32_t)0x00000002) /* DMA arbitration scheme */
7624 #define ETH_DMABMR_SR ((uint32_t)0x00000001) /* Software reset */
7625
7626 /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
7627 #define ETH_DMATPDR_TPD ((uint32_t)0xFFFFFFFF) /* Transmit poll demand */
7628
7629 /* Bit definition for Ethernet DMA Receive Poll Demand Register */
7630 #define ETH_DMARPDR_RPD ((uint32_t)0xFFFFFFFF) /* Receive poll demand */
7631
7632 /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
7633 #define ETH_DMARDLAR_SRL ((uint32_t)0xFFFFFFFF) /* Start of receive list */
7634
7635 /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
7636 #define ETH_DMATDLAR_STL ((uint32_t)0xFFFFFFFF) /* Start of transmit list */
7637
7638 /* Bit definition for Ethernet DMA Status Register */
7639 #define ETH_DMASR_TSTS ((uint32_t)0x20000000) /* Time-stamp trigger status */
7640 #define ETH_DMASR_PMTS ((uint32_t)0x10000000) /* PMT status */
7641 #define ETH_DMASR_MMCS ((uint32_t)0x08000000) /* MMC status */
7642 #define ETH_DMASR_EBS ((uint32_t)0x03800000) /* Error bits status */
7643 /* combination with EBS[2:0] for GetFlagStatus function */
7644 #define ETH_DMASR_EBS_DescAccess ((uint32_t)0x02000000) /* Error bits 0-data buffer, 1-desc. access */
7645 #define ETH_DMASR_EBS_ReadTransf ((uint32_t)0x01000000) /* Error bits 0-write trnsf, 1-read transfr */
7646 #define ETH_DMASR_EBS_DataTransfTx ((uint32_t)0x00800000) /* Error bits 0-Rx DMA, 1-Tx DMA */
7647 #define ETH_DMASR_TPS ((uint32_t)0x00700000) /* Transmit process state */
7648 #define ETH_DMASR_TPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Tx Command issued */
7649 #define ETH_DMASR_TPS_Fetching ((uint32_t)0x00100000) /* Running - fetching the Tx descriptor */
7650 #define ETH_DMASR_TPS_Waiting ((uint32_t)0x00200000) /* Running - waiting for status */
7651 #define ETH_DMASR_TPS_Reading ((uint32_t)0x00300000) /* Running - reading the data from host memory */
7652 #define ETH_DMASR_TPS_Suspended ((uint32_t)0x00600000) /* Suspended - Tx Descriptor unavailabe */
7653 #define ETH_DMASR_TPS_Closing ((uint32_t)0x00700000) /* Running - closing Rx descriptor */
7654 #define ETH_DMASR_RPS ((uint32_t)0x000E0000) /* Receive process state */
7655 #define ETH_DMASR_RPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Rx Command issued */
7656 #define ETH_DMASR_RPS_Fetching ((uint32_t)0x00020000) /* Running - fetching the Rx descriptor */
7657 #define ETH_DMASR_RPS_Waiting ((uint32_t)0x00060000) /* Running - waiting for packet */
7658 #define ETH_DMASR_RPS_Suspended ((uint32_t)0x00080000) /* Suspended - Rx Descriptor unavailable */
7659 #define ETH_DMASR_RPS_Closing ((uint32_t)0x000A0000) /* Running - closing descriptor */
7660 #define ETH_DMASR_RPS_Queuing ((uint32_t)0x000E0000) /* Running - queuing the recieve frame into host memory */
7661 #define ETH_DMASR_NIS ((uint32_t)0x00010000) /* Normal interrupt summary */
7662 #define ETH_DMASR_AIS ((uint32_t)0x00008000) /* Abnormal interrupt summary */
7663 #define ETH_DMASR_ERS ((uint32_t)0x00004000) /* Early receive status */
7664 #define ETH_DMASR_FBES ((uint32_t)0x00002000) /* Fatal bus error status */
7665 #define ETH_DMASR_ETS ((uint32_t)0x00000400) /* Early transmit status */
7666 #define ETH_DMASR_RWTS ((uint32_t)0x00000200) /* Receive watchdog timeout status */
7667 #define ETH_DMASR_RPSS ((uint32_t)0x00000100) /* Receive process stopped status */
7668 #define ETH_DMASR_RBUS ((uint32_t)0x00000080) /* Receive buffer unavailable status */
7669 #define ETH_DMASR_RS ((uint32_t)0x00000040) /* Receive status */
7670 #define ETH_DMASR_TUS ((uint32_t)0x00000020) /* Transmit underflow status */
7671 #define ETH_DMASR_ROS ((uint32_t)0x00000010) /* Receive overflow status */
7672 #define ETH_DMASR_TJTS ((uint32_t)0x00000008) /* Transmit jabber timeout status */
7673 #define ETH_DMASR_TBUS ((uint32_t)0x00000004) /* Transmit buffer unavailable status */
7674 #define ETH_DMASR_TPSS ((uint32_t)0x00000002) /* Transmit process stopped status */
7675 #define ETH_DMASR_TS ((uint32_t)0x00000001) /* Transmit status */
7676
7677 /* Bit definition for Ethernet DMA Operation Mode Register */
7678 #define ETH_DMAOMR_DTCEFD ((uint32_t)0x04000000) /* Disable Dropping of TCP/IP checksum error frames */
7679 #define ETH_DMAOMR_RSF ((uint32_t)0x02000000) /* Receive store and forward */
7680 #define ETH_DMAOMR_DFRF ((uint32_t)0x01000000) /* Disable flushing of received frames */
7681 #define ETH_DMAOMR_TSF ((uint32_t)0x00200000) /* Transmit store and forward */
7682 #define ETH_DMAOMR_FTF ((uint32_t)0x00100000) /* Flush transmit FIFO */
7683 #define ETH_DMAOMR_TTC ((uint32_t)0x0001C000) /* Transmit threshold control */
7684 #define ETH_DMAOMR_TTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Transmit FIFO is 64 Bytes */
7685 #define ETH_DMAOMR_TTC_128Bytes ((uint32_t)0x00004000) /* threshold level of the MTL Transmit FIFO is 128 Bytes */
7686 #define ETH_DMAOMR_TTC_192Bytes ((uint32_t)0x00008000) /* threshold level of the MTL Transmit FIFO is 192 Bytes */
7687 #define ETH_DMAOMR_TTC_256Bytes ((uint32_t)0x0000C000) /* threshold level of the MTL Transmit FIFO is 256 Bytes */
7688 #define ETH_DMAOMR_TTC_40Bytes ((uint32_t)0x00010000) /* threshold level of the MTL Transmit FIFO is 40 Bytes */
7689 #define ETH_DMAOMR_TTC_32Bytes ((uint32_t)0x00014000) /* threshold level of the MTL Transmit FIFO is 32 Bytes */
7690 #define ETH_DMAOMR_TTC_24Bytes ((uint32_t)0x00018000) /* threshold level of the MTL Transmit FIFO is 24 Bytes */
7691 #define ETH_DMAOMR_TTC_16Bytes ((uint32_t)0x0001C000) /* threshold level of the MTL Transmit FIFO is 16 Bytes */
7692 #define ETH_DMAOMR_ST ((uint32_t)0x00002000) /* Start/stop transmission command */
7693 #define ETH_DMAOMR_FEF ((uint32_t)0x00000080) /* Forward error frames */
7694 #define ETH_DMAOMR_FUGF ((uint32_t)0x00000040) /* Forward undersized good frames */
7695 #define ETH_DMAOMR_RTC ((uint32_t)0x00000018) /* receive threshold control */
7696 #define ETH_DMAOMR_RTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Receive FIFO is 64 Bytes */
7697 #define ETH_DMAOMR_RTC_32Bytes ((uint32_t)0x00000008) /* threshold level of the MTL Receive FIFO is 32 Bytes */
7698 #define ETH_DMAOMR_RTC_96Bytes ((uint32_t)0x00000010) /* threshold level of the MTL Receive FIFO is 96 Bytes */
7699 #define ETH_DMAOMR_RTC_128Bytes ((uint32_t)0x00000018) /* threshold level of the MTL Receive FIFO is 128 Bytes */
7700 #define ETH_DMAOMR_OSF ((uint32_t)0x00000004) /* operate on second frame */
7701 #define ETH_DMAOMR_SR ((uint32_t)0x00000002) /* Start/stop receive */
7702
7703 /* Bit definition for Ethernet DMA Interrupt Enable Register */
7704 #define ETH_DMAIER_NISE ((uint32_t)0x00010000) /* Normal interrupt summary enable */
7705 #define ETH_DMAIER_AISE ((uint32_t)0x00008000) /* Abnormal interrupt summary enable */
7706 #define ETH_DMAIER_ERIE ((uint32_t)0x00004000) /* Early receive interrupt enable */
7707 #define ETH_DMAIER_FBEIE ((uint32_t)0x00002000) /* Fatal bus error interrupt enable */
7708 #define ETH_DMAIER_ETIE ((uint32_t)0x00000400) /* Early transmit interrupt enable */
7709 #define ETH_DMAIER_RWTIE ((uint32_t)0x00000200) /* Receive watchdog timeout interrupt enable */
7710 #define ETH_DMAIER_RPSIE ((uint32_t)0x00000100) /* Receive process stopped interrupt enable */
7711 #define ETH_DMAIER_RBUIE ((uint32_t)0x00000080) /* Receive buffer unavailable interrupt enable */
7712 #define ETH_DMAIER_RIE ((uint32_t)0x00000040) /* Receive interrupt enable */
7713 #define ETH_DMAIER_TUIE ((uint32_t)0x00000020) /* Transmit Underflow interrupt enable */
7714 #define ETH_DMAIER_ROIE ((uint32_t)0x00000010) /* Receive Overflow interrupt enable */
7715 #define ETH_DMAIER_TJTIE ((uint32_t)0x00000008) /* Transmit jabber timeout interrupt enable */
7716 #define ETH_DMAIER_TBUIE ((uint32_t)0x00000004) /* Transmit buffer unavailable interrupt enable */
7717 #define ETH_DMAIER_TPSIE ((uint32_t)0x00000002) /* Transmit process stopped interrupt enable */
7718 #define ETH_DMAIER_TIE ((uint32_t)0x00000001) /* Transmit interrupt enable */
7719
7720 /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
7721 #define ETH_DMAMFBOCR_OFOC ((uint32_t)0x10000000) /* Overflow bit for FIFO overflow counter */
7722 #define ETH_DMAMFBOCR_MFA ((uint32_t)0x0FFE0000) /* Number of frames missed by the application */
7723 #define ETH_DMAMFBOCR_OMFC ((uint32_t)0x00010000) /* Overflow bit for missed frame counter */
7724 #define ETH_DMAMFBOCR_MFC ((uint32_t)0x0000FFFF) /* Number of frames missed by the controller */
7725
7726 /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
7727 #define ETH_DMACHTDR_HTDAP ((uint32_t)0xFFFFFFFF) /* Host transmit descriptor address pointer */
7728
7729 /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
7730 #define ETH_DMACHRDR_HRDAP ((uint32_t)0xFFFFFFFF) /* Host receive descriptor address pointer */
7731
7732 /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
7733 #define ETH_DMACHTBAR_HTBAP ((uint32_t)0xFFFFFFFF) /* Host transmit buffer address pointer */
7734
7735 /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
7736 #define ETH_DMACHRBAR_HRBAP ((uint32_t)0xFFFFFFFF) /* Host receive buffer address pointer */
7737
7738 /******************************************************************************/
7739 /* */
7740 /* USB_OTG */
7741 /* */
7742 /******************************************************************************/
7743 /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
7744 #define USB_OTG_GOTGCTL_SRQSCS ((uint32_t)0x00000001) /*!< Session request success */
7745 #define USB_OTG_GOTGCTL_SRQ ((uint32_t)0x00000002) /*!< Session request */
7746 #define USB_OTG_GOTGCTL_HNGSCS ((uint32_t)0x00000100) /*!< Host negotiation success */
7747 #define USB_OTG_GOTGCTL_HNPRQ ((uint32_t)0x00000200) /*!< HNP request */
7748 #define USB_OTG_GOTGCTL_HSHNPEN ((uint32_t)0x00000400) /*!< Host set HNP enable */
7749 #define USB_OTG_GOTGCTL_DHNPEN ((uint32_t)0x00000800) /*!< Device HNP enabled */
7750 #define USB_OTG_GOTGCTL_CIDSTS ((uint32_t)0x00010000) /*!< Connector ID status */
7751 #define USB_OTG_GOTGCTL_DBCT ((uint32_t)0x00020000) /*!< Long/short debounce time */
7752 #define USB_OTG_GOTGCTL_ASVLD ((uint32_t)0x00040000) /*!< A-session valid */
7753 #define USB_OTG_GOTGCTL_BSVLD ((uint32_t)0x00080000) /*!< B-session valid */
7754
7755 /******************** Bit definition forUSB_OTG_HCFG register ********************/
7756
7757 #define USB_OTG_HCFG_FSLSPCS ((uint32_t)0x00000003) /*!< FS/LS PHY clock select */
7758 #define USB_OTG_HCFG_FSLSPCS_0 ((uint32_t)0x00000001) /*!<Bit 0 */
7759 #define USB_OTG_HCFG_FSLSPCS_1 ((uint32_t)0x00000002) /*!<Bit 1 */
7760 #define USB_OTG_HCFG_FSLSS ((uint32_t)0x00000004) /*!< FS- and LS-only support */
7761
7762 /******************** Bit definition forUSB_OTG_DCFG register ********************/
7763
7764 #define USB_OTG_DCFG_DSPD ((uint32_t)0x00000003) /*!< Device speed */
7765 #define USB_OTG_DCFG_DSPD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
7766 #define USB_OTG_DCFG_DSPD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
7767 #define USB_OTG_DCFG_NZLSOHSK ((uint32_t)0x00000004) /*!< Nonzero-length status OUT handshake */
7768
7769 #define USB_OTG_DCFG_DAD ((uint32_t)0x000007F0) /*!< Device address */
7770 #define USB_OTG_DCFG_DAD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
7771 #define USB_OTG_DCFG_DAD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
7772 #define USB_OTG_DCFG_DAD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
7773 #define USB_OTG_DCFG_DAD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
7774 #define USB_OTG_DCFG_DAD_4 ((uint32_t)0x00000100) /*!<Bit 4 */
7775 #define USB_OTG_DCFG_DAD_5 ((uint32_t)0x00000200) /*!<Bit 5 */
7776 #define USB_OTG_DCFG_DAD_6 ((uint32_t)0x00000400) /*!<Bit 6 */
7777
7778 #define USB_OTG_DCFG_PFIVL ((uint32_t)0x00001800) /*!< Periodic (micro)frame interval */
7779 #define USB_OTG_DCFG_PFIVL_0 ((uint32_t)0x00000800) /*!<Bit 0 */
7780 #define USB_OTG_DCFG_PFIVL_1 ((uint32_t)0x00001000) /*!<Bit 1 */
7781
7782 #define USB_OTG_DCFG_PERSCHIVL ((uint32_t)0x03000000) /*!< Periodic scheduling interval */
7783 #define USB_OTG_DCFG_PERSCHIVL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
7784 #define USB_OTG_DCFG_PERSCHIVL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
7785
7786 /******************** Bit definition forUSB_OTG_PCGCR register ********************/
7787 #define USB_OTG_PCGCR_STPPCLK ((uint32_t)0x00000001) /*!< Stop PHY clock */
7788 #define USB_OTG_PCGCR_GATEHCLK ((uint32_t)0x00000002) /*!< Gate HCLK */
7789 #define USB_OTG_PCGCR_PHYSUSP ((uint32_t)0x00000010) /*!< PHY suspended */
7790
7791 /******************** Bit definition forUSB_OTG_GOTGINT register ********************/
7792 #define USB_OTG_GOTGINT_SEDET ((uint32_t)0x00000004) /*!< Session end detected */
7793 #define USB_OTG_GOTGINT_SRSSCHG ((uint32_t)0x00000100) /*!< Session request success status change */
7794 #define USB_OTG_GOTGINT_HNSSCHG ((uint32_t)0x00000200) /*!< Host negotiation success status change */
7795 #define USB_OTG_GOTGINT_HNGDET ((uint32_t)0x00020000) /*!< Host negotiation detected */
7796 #define USB_OTG_GOTGINT_ADTOCHG ((uint32_t)0x00040000) /*!< A-device timeout change */
7797 #define USB_OTG_GOTGINT_DBCDNE ((uint32_t)0x00080000) /*!< Debounce done */
7798
7799 /******************** Bit definition forUSB_OTG_DCTL register ********************/
7800 #define USB_OTG_DCTL_RWUSIG ((uint32_t)0x00000001) /*!< Remote wakeup signaling */
7801 #define USB_OTG_DCTL_SDIS ((uint32_t)0x00000002) /*!< Soft disconnect */
7802 #define USB_OTG_DCTL_GINSTS ((uint32_t)0x00000004) /*!< Global IN NAK status */
7803 #define USB_OTG_DCTL_GONSTS ((uint32_t)0x00000008) /*!< Global OUT NAK status */
7804
7805 #define USB_OTG_DCTL_TCTL ((uint32_t)0x00000070) /*!< Test control */
7806 #define USB_OTG_DCTL_TCTL_0 ((uint32_t)0x00000010) /*!<Bit 0 */
7807 #define USB_OTG_DCTL_TCTL_1 ((uint32_t)0x00000020) /*!<Bit 1 */
7808 #define USB_OTG_DCTL_TCTL_2 ((uint32_t)0x00000040) /*!<Bit 2 */
7809 #define USB_OTG_DCTL_SGINAK ((uint32_t)0x00000080) /*!< Set global IN NAK */
7810 #define USB_OTG_DCTL_CGINAK ((uint32_t)0x00000100) /*!< Clear global IN NAK */
7811 #define USB_OTG_DCTL_SGONAK ((uint32_t)0x00000200) /*!< Set global OUT NAK */
7812 #define USB_OTG_DCTL_CGONAK ((uint32_t)0x00000400) /*!< Clear global OUT NAK */
7813 #define USB_OTG_DCTL_POPRGDNE ((uint32_t)0x00000800) /*!< Power-on programming done */
7814
7815 /******************** Bit definition forUSB_OTG_HFIR register ********************/
7816 #define USB_OTG_HFIR_FRIVL ((uint32_t)0x0000FFFF) /*!< Frame interval */
7817
7818 /******************** Bit definition forUSB_OTG_HFNUM register ********************/
7819 #define USB_OTG_HFNUM_FRNUM ((uint32_t)0x0000FFFF) /*!< Frame number */
7820 #define USB_OTG_HFNUM_FTREM ((uint32_t)0xFFFF0000) /*!< Frame time remaining */
7821
7822 /******************** Bit definition forUSB_OTG_DSTS register ********************/
7823 #define USB_OTG_DSTS_SUSPSTS ((uint32_t)0x00000001) /*!< Suspend status */
7824
7825 #define USB_OTG_DSTS_ENUMSPD ((uint32_t)0x00000006) /*!< Enumerated speed */
7826 #define USB_OTG_DSTS_ENUMSPD_0 ((uint32_t)0x00000002) /*!<Bit 0 */
7827 #define USB_OTG_DSTS_ENUMSPD_1 ((uint32_t)0x00000004) /*!<Bit 1 */
7828 #define USB_OTG_DSTS_EERR ((uint32_t)0x00000008) /*!< Erratic error */
7829 #define USB_OTG_DSTS_FNSOF ((uint32_t)0x003FFF00) /*!< Frame number of the received SOF */
7830
7831 /******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
7832 #define USB_OTG_GAHBCFG_GINT ((uint32_t)0x00000001) /*!< Global interrupt mask */
7833
7834 #define USB_OTG_GAHBCFG_HBSTLEN ((uint32_t)0x0000001E) /*!< Burst length/type */
7835 #define USB_OTG_GAHBCFG_HBSTLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
7836 #define USB_OTG_GAHBCFG_HBSTLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
7837 #define USB_OTG_GAHBCFG_HBSTLEN_2 ((uint32_t)0x00000008) /*!<Bit 2 */
7838 #define USB_OTG_GAHBCFG_HBSTLEN_3 ((uint32_t)0x00000010) /*!<Bit 3 */
7839 #define USB_OTG_GAHBCFG_DMAEN ((uint32_t)0x00000020) /*!< DMA enable */
7840 #define USB_OTG_GAHBCFG_TXFELVL ((uint32_t)0x00000080) /*!< TxFIFO empty level */
7841 #define USB_OTG_GAHBCFG_PTXFELVL ((uint32_t)0x00000100) /*!< Periodic TxFIFO empty level */
7842
7843 /******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
7844
7845 #define USB_OTG_GUSBCFG_TOCAL ((uint32_t)0x00000007) /*!< FS timeout calibration */
7846 #define USB_OTG_GUSBCFG_TOCAL_0 ((uint32_t)0x00000001) /*!<Bit 0 */
7847 #define USB_OTG_GUSBCFG_TOCAL_1 ((uint32_t)0x00000002) /*!<Bit 1 */
7848 #define USB_OTG_GUSBCFG_TOCAL_2 ((uint32_t)0x00000004) /*!<Bit 2 */
7849 #define USB_OTG_GUSBCFG_PHYSEL ((uint32_t)0x00000040) /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
7850 #define USB_OTG_GUSBCFG_SRPCAP ((uint32_t)0x00000100) /*!< SRP-capable */
7851 #define USB_OTG_GUSBCFG_HNPCAP ((uint32_t)0x00000200) /*!< HNP-capable */
7852
7853 #define USB_OTG_GUSBCFG_TRDT ((uint32_t)0x00003C00) /*!< USB turnaround time */
7854 #define USB_OTG_GUSBCFG_TRDT_0 ((uint32_t)0x00000400) /*!<Bit 0 */
7855 #define USB_OTG_GUSBCFG_TRDT_1 ((uint32_t)0x00000800) /*!<Bit 1 */
7856 #define USB_OTG_GUSBCFG_TRDT_2 ((uint32_t)0x00001000) /*!<Bit 2 */
7857 #define USB_OTG_GUSBCFG_TRDT_3 ((uint32_t)0x00002000) /*!<Bit 3 */
7858 #define USB_OTG_GUSBCFG_PHYLPCS ((uint32_t)0x00008000) /*!< PHY Low-power clock select */
7859 #define USB_OTG_GUSBCFG_ULPIFSLS ((uint32_t)0x00020000) /*!< ULPI FS/LS select */
7860 #define USB_OTG_GUSBCFG_ULPIAR ((uint32_t)0x00040000) /*!< ULPI Auto-resume */
7861 #define USB_OTG_GUSBCFG_ULPICSM ((uint32_t)0x00080000) /*!< ULPI Clock SuspendM */
7862 #define USB_OTG_GUSBCFG_ULPIEVBUSD ((uint32_t)0x00100000) /*!< ULPI External VBUS Drive */
7863 #define USB_OTG_GUSBCFG_ULPIEVBUSI ((uint32_t)0x00200000) /*!< ULPI external VBUS indicator */
7864 #define USB_OTG_GUSBCFG_TSDPS ((uint32_t)0x00400000) /*!< TermSel DLine pulsing selection */
7865 #define USB_OTG_GUSBCFG_PCCI ((uint32_t)0x00800000) /*!< Indicator complement */
7866 #define USB_OTG_GUSBCFG_PTCI ((uint32_t)0x01000000) /*!< Indicator pass through */
7867 #define USB_OTG_GUSBCFG_ULPIIPD ((uint32_t)0x02000000) /*!< ULPI interface protect disable */
7868 #define USB_OTG_GUSBCFG_FHMOD ((uint32_t)0x20000000) /*!< Forced host mode */
7869 #define USB_OTG_GUSBCFG_FDMOD ((uint32_t)0x40000000) /*!< Forced peripheral mode */
7870 #define USB_OTG_GUSBCFG_CTXPKT ((uint32_t)0x80000000) /*!< Corrupt Tx packet */
7871
7872 /******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
7873 #define USB_OTG_GRSTCTL_CSRST ((uint32_t)0x00000001) /*!< Core soft reset */
7874 #define USB_OTG_GRSTCTL_HSRST ((uint32_t)0x00000002) /*!< HCLK soft reset */
7875 #define USB_OTG_GRSTCTL_FCRST ((uint32_t)0x00000004) /*!< Host frame counter reset */
7876 #define USB_OTG_GRSTCTL_RXFFLSH ((uint32_t)0x00000010) /*!< RxFIFO flush */
7877 #define USB_OTG_GRSTCTL_TXFFLSH ((uint32_t)0x00000020) /*!< TxFIFO flush */
7878
7879 #define USB_OTG_GRSTCTL_TXFNUM ((uint32_t)0x000007C0) /*!< TxFIFO number */
7880 #define USB_OTG_GRSTCTL_TXFNUM_0 ((uint32_t)0x00000040) /*!<Bit 0 */
7881 #define USB_OTG_GRSTCTL_TXFNUM_1 ((uint32_t)0x00000080) /*!<Bit 1 */
7882 #define USB_OTG_GRSTCTL_TXFNUM_2 ((uint32_t)0x00000100) /*!<Bit 2 */
7883 #define USB_OTG_GRSTCTL_TXFNUM_3 ((uint32_t)0x00000200) /*!<Bit 3 */
7884 #define USB_OTG_GRSTCTL_TXFNUM_4 ((uint32_t)0x00000400) /*!<Bit 4 */
7885 #define USB_OTG_GRSTCTL_DMAREQ ((uint32_t)0x40000000) /*!< DMA request signal */
7886 #define USB_OTG_GRSTCTL_AHBIDL ((uint32_t)0x80000000) /*!< AHB master idle */
7887
7888 /******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
7889 #define USB_OTG_DIEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
7890 #define USB_OTG_DIEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
7891 #define USB_OTG_DIEPMSK_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
7892 #define USB_OTG_DIEPMSK_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
7893 #define USB_OTG_DIEPMSK_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
7894 #define USB_OTG_DIEPMSK_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
7895 #define USB_OTG_DIEPMSK_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
7896 #define USB_OTG_DIEPMSK_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
7897
7898 /******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
7899 #define USB_OTG_HPTXSTS_PTXFSAVL ((uint32_t)0x0000FFFF) /*!< Periodic transmit data FIFO space available */
7900
7901 #define USB_OTG_HPTXSTS_PTXQSAV ((uint32_t)0x00FF0000) /*!< Periodic transmit request queue space available */
7902 #define USB_OTG_HPTXSTS_PTXQSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
7903 #define USB_OTG_HPTXSTS_PTXQSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
7904 #define USB_OTG_HPTXSTS_PTXQSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
7905 #define USB_OTG_HPTXSTS_PTXQSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
7906 #define USB_OTG_HPTXSTS_PTXQSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
7907 #define USB_OTG_HPTXSTS_PTXQSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
7908 #define USB_OTG_HPTXSTS_PTXQSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
7909 #define USB_OTG_HPTXSTS_PTXQSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
7910
7911 #define USB_OTG_HPTXSTS_PTXQTOP ((uint32_t)0xFF000000) /*!< Top of the periodic transmit request queue */
7912 #define USB_OTG_HPTXSTS_PTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
7913 #define USB_OTG_HPTXSTS_PTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
7914 #define USB_OTG_HPTXSTS_PTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
7915 #define USB_OTG_HPTXSTS_PTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
7916 #define USB_OTG_HPTXSTS_PTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
7917 #define USB_OTG_HPTXSTS_PTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
7918 #define USB_OTG_HPTXSTS_PTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
7919 #define USB_OTG_HPTXSTS_PTXQTOP_7 ((uint32_t)0x80000000) /*!<Bit 7 */
7920
7921 /******************** Bit definition forUSB_OTG_HAINT register ********************/
7922 #define USB_OTG_HAINT_HAINT ((uint32_t)0x0000FFFF) /*!< Channel interrupts */
7923
7924 /******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
7925 #define USB_OTG_DOEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
7926 #define USB_OTG_DOEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
7927 #define USB_OTG_DOEPMSK_STUPM ((uint32_t)0x00000008) /*!< SETUP phase done mask */
7928 #define USB_OTG_DOEPMSK_OTEPDM ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled mask */
7929 #define USB_OTG_DOEPMSK_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received mask */
7930 #define USB_OTG_DOEPMSK_OPEM ((uint32_t)0x00000100) /*!< OUT packet error mask */
7931 #define USB_OTG_DOEPMSK_BOIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
7932
7933 /******************** Bit definition forUSB_OTG_GINTSTS register ********************/
7934 #define USB_OTG_GINTSTS_CMOD ((uint32_t)0x00000001) /*!< Current mode of operation */
7935 #define USB_OTG_GINTSTS_MMIS ((uint32_t)0x00000002) /*!< Mode mismatch interrupt */
7936 #define USB_OTG_GINTSTS_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt */
7937 #define USB_OTG_GINTSTS_SOF ((uint32_t)0x00000008) /*!< Start of frame */
7938 #define USB_OTG_GINTSTS_RXFLVL ((uint32_t)0x00000010) /*!< RxFIFO nonempty */
7939 #define USB_OTG_GINTSTS_NPTXFE ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty */
7940 #define USB_OTG_GINTSTS_GINAKEFF ((uint32_t)0x00000040) /*!< Global IN nonperiodic NAK effective */
7941 #define USB_OTG_GINTSTS_BOUTNAKEFF ((uint32_t)0x00000080) /*!< Global OUT NAK effective */
7942 #define USB_OTG_GINTSTS_ESUSP ((uint32_t)0x00000400) /*!< Early suspend */
7943 #define USB_OTG_GINTSTS_USBSUSP ((uint32_t)0x00000800) /*!< USB suspend */
7944 #define USB_OTG_GINTSTS_USBRST ((uint32_t)0x00001000) /*!< USB reset */
7945 #define USB_OTG_GINTSTS_ENUMDNE ((uint32_t)0x00002000) /*!< Enumeration done */
7946 #define USB_OTG_GINTSTS_ISOODRP ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt */
7947 #define USB_OTG_GINTSTS_EOPF ((uint32_t)0x00008000) /*!< End of periodic frame interrupt */
7948 #define USB_OTG_GINTSTS_IEPINT ((uint32_t)0x00040000) /*!< IN endpoint interrupt */
7949 #define USB_OTG_GINTSTS_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoint interrupt */
7950 #define USB_OTG_GINTSTS_IISOIXFR ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer */
7951 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT ((uint32_t)0x00200000) /*!< Incomplete periodic transfer */
7952 #define USB_OTG_GINTSTS_DATAFSUSP ((uint32_t)0x00400000) /*!< Data fetch suspended */
7953 #define USB_OTG_GINTSTS_HPRTINT ((uint32_t)0x01000000) /*!< Host port interrupt */
7954 #define USB_OTG_GINTSTS_HCINT ((uint32_t)0x02000000) /*!< Host channels interrupt */
7955 #define USB_OTG_GINTSTS_PTXFE ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty */
7956 #define USB_OTG_GINTSTS_CIDSCHG ((uint32_t)0x10000000) /*!< Connector ID status change */
7957 #define USB_OTG_GINTSTS_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt */
7958 #define USB_OTG_GINTSTS_SRQINT ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt */
7959 #define USB_OTG_GINTSTS_WKUINT ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt */
7960
7961 /******************** Bit definition forUSB_OTG_GINTMSK register ********************/
7962 #define USB_OTG_GINTMSK_MMISM ((uint32_t)0x00000002) /*!< Mode mismatch interrupt mask */
7963 #define USB_OTG_GINTMSK_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt mask */
7964 #define USB_OTG_GINTMSK_SOFM ((uint32_t)0x00000008) /*!< Start of frame mask */
7965 #define USB_OTG_GINTMSK_RXFLVLM ((uint32_t)0x00000010) /*!< Receive FIFO nonempty mask */
7966 #define USB_OTG_GINTMSK_NPTXFEM ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty mask */
7967 #define USB_OTG_GINTMSK_GINAKEFFM ((uint32_t)0x00000040) /*!< Global nonperiodic IN NAK effective mask */
7968 #define USB_OTG_GINTMSK_GONAKEFFM ((uint32_t)0x00000080) /*!< Global OUT NAK effective mask */
7969 #define USB_OTG_GINTMSK_ESUSPM ((uint32_t)0x00000400) /*!< Early suspend mask */
7970 #define USB_OTG_GINTMSK_USBSUSPM ((uint32_t)0x00000800) /*!< USB suspend mask */
7971 #define USB_OTG_GINTMSK_USBRST ((uint32_t)0x00001000) /*!< USB reset mask */
7972 #define USB_OTG_GINTMSK_ENUMDNEM ((uint32_t)0x00002000) /*!< Enumeration done mask */
7973 #define USB_OTG_GINTMSK_ISOODRPM ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt mask */
7974 #define USB_OTG_GINTMSK_EOPFM ((uint32_t)0x00008000) /*!< End of periodic frame interrupt mask */
7975 #define USB_OTG_GINTMSK_EPMISM ((uint32_t)0x00020000) /*!< Endpoint mismatch interrupt mask */
7976 #define USB_OTG_GINTMSK_IEPINT ((uint32_t)0x00040000) /*!< IN endpoints interrupt mask */
7977 #define USB_OTG_GINTMSK_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoints interrupt mask */
7978 #define USB_OTG_GINTMSK_IISOIXFRM ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer mask */
7979 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM ((uint32_t)0x00200000) /*!< Incomplete periodic transfer mask */
7980 #define USB_OTG_GINTMSK_FSUSPM ((uint32_t)0x00400000) /*!< Data fetch suspended mask */
7981 #define USB_OTG_GINTMSK_PRTIM ((uint32_t)0x01000000) /*!< Host port interrupt mask */
7982 #define USB_OTG_GINTMSK_HCIM ((uint32_t)0x02000000) /*!< Host channels interrupt mask */
7983 #define USB_OTG_GINTMSK_PTXFEM ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty mask */
7984 #define USB_OTG_GINTMSK_CIDSCHGM ((uint32_t)0x10000000) /*!< Connector ID status change mask */
7985 #define USB_OTG_GINTMSK_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt mask */
7986 #define USB_OTG_GINTMSK_SRQIM ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt mask */
7987 #define USB_OTG_GINTMSK_WUIM ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt mask */
7988
7989 /******************** Bit definition forUSB_OTG_DAINT register ********************/
7990 #define USB_OTG_DAINT_IEPINT ((uint32_t)0x0000FFFF) /*!< IN endpoint interrupt bits */
7991 #define USB_OTG_DAINT_OEPINT ((uint32_t)0xFFFF0000) /*!< OUT endpoint interrupt bits */
7992
7993 /******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
7994 #define USB_OTG_HAINTMSK_HAINTM ((uint32_t)0x0000FFFF) /*!< Channel interrupt mask */
7995
7996 /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
7997 #define USB_OTG_GRXSTSP_EPNUM ((uint32_t)0x0000000F) /*!< IN EP interrupt mask bits */
7998 #define USB_OTG_GRXSTSP_BCNT ((uint32_t)0x00007FF0) /*!< OUT EP interrupt mask bits */
7999 #define USB_OTG_GRXSTSP_DPID ((uint32_t)0x00018000) /*!< OUT EP interrupt mask bits */
8000 #define USB_OTG_GRXSTSP_PKTSTS ((uint32_t)0x001E0000) /*!< OUT EP interrupt mask bits */
8001
8002 /******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
8003 #define USB_OTG_DAINTMSK_IEPM ((uint32_t)0x0000FFFF) /*!< IN EP interrupt mask bits */
8004 #define USB_OTG_DAINTMSK_OEPM ((uint32_t)0xFFFF0000) /*!< OUT EP interrupt mask bits */
8005
8006 /******************** Bit definition for OTG register ********************/
8007
8008 #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
8009 #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
8010 #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
8011 #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
8012 #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
8013 #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
8014
8015 #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
8016 #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
8017 #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
8018
8019 #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
8020 #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
8021 #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
8022 #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
8023 #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
8024
8025 #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
8026 #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
8027 #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
8028 #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
8029 #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
8030
8031 #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
8032 #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
8033 #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
8034 #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
8035 #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
8036
8037 /******************** Bit definition for OTG register ********************/
8038
8039 #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
8040 #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
8041 #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
8042 #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
8043 #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
8044 #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
8045
8046 #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
8047 #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
8048 #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
8049
8050 #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
8051 #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
8052 #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
8053 #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
8054 #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
8055
8056 #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
8057 #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
8058 #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
8059 #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
8060 #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
8061
8062 #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
8063 #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
8064 #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
8065 #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
8066 #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
8067
8068 /******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
8069 #define USB_OTG_GRXFSIZ_RXFD ((uint32_t)0x0000FFFF) /*!< RxFIFO depth */
8070
8071 /******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
8072 #define USB_OTG_DVBUSDIS_VBUSDT ((uint32_t)0x0000FFFF) /*!< Device VBUS discharge time */
8073
8074 /******************** Bit definition for OTG register ********************/
8075 #define USB_OTG_NPTXFSA ((uint32_t)0x0000FFFF) /*!< Nonperiodic transmit RAM start address */
8076 #define USB_OTG_NPTXFD ((uint32_t)0xFFFF0000) /*!< Nonperiodic TxFIFO depth */
8077 #define USB_OTG_TX0FSA ((uint32_t)0x0000FFFF) /*!< Endpoint 0 transmit RAM start address */
8078 #define USB_OTG_TX0FD ((uint32_t)0xFFFF0000) /*!< Endpoint 0 TxFIFO depth */
8079
8080 /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
8081 #define USB_OTG_DVBUSPULSE_DVBUSP ((uint32_t)0x00000FFF) /*!< Device VBUS pulsing time */
8082
8083 /******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
8084 #define USB_OTG_GNPTXSTS_NPTXFSAV ((uint32_t)0x0000FFFF) /*!< Nonperiodic TxFIFO space available */
8085
8086 #define USB_OTG_GNPTXSTS_NPTQXSAV ((uint32_t)0x00FF0000) /*!< Nonperiodic transmit request queue space available */
8087 #define USB_OTG_GNPTXSTS_NPTQXSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
8088 #define USB_OTG_GNPTXSTS_NPTQXSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
8089 #define USB_OTG_GNPTXSTS_NPTQXSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
8090 #define USB_OTG_GNPTXSTS_NPTQXSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
8091 #define USB_OTG_GNPTXSTS_NPTQXSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
8092 #define USB_OTG_GNPTXSTS_NPTQXSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
8093 #define USB_OTG_GNPTXSTS_NPTQXSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
8094 #define USB_OTG_GNPTXSTS_NPTQXSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
8095
8096 #define USB_OTG_GNPTXSTS_NPTXQTOP ((uint32_t)0x7F000000) /*!< Top of the nonperiodic transmit request queue */
8097 #define USB_OTG_GNPTXSTS_NPTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
8098 #define USB_OTG_GNPTXSTS_NPTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
8099 #define USB_OTG_GNPTXSTS_NPTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
8100 #define USB_OTG_GNPTXSTS_NPTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
8101 #define USB_OTG_GNPTXSTS_NPTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
8102 #define USB_OTG_GNPTXSTS_NPTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
8103 #define USB_OTG_GNPTXSTS_NPTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
8104
8105 /******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
8106 #define USB_OTG_DTHRCTL_NONISOTHREN ((uint32_t)0x00000001) /*!< Nonisochronous IN endpoints threshold enable */
8107 #define USB_OTG_DTHRCTL_ISOTHREN ((uint32_t)0x00000002) /*!< ISO IN endpoint threshold enable */
8108
8109 #define USB_OTG_DTHRCTL_TXTHRLEN ((uint32_t)0x000007FC) /*!< Transmit threshold length */
8110 #define USB_OTG_DTHRCTL_TXTHRLEN_0 ((uint32_t)0x00000004) /*!<Bit 0 */
8111 #define USB_OTG_DTHRCTL_TXTHRLEN_1 ((uint32_t)0x00000008) /*!<Bit 1 */
8112 #define USB_OTG_DTHRCTL_TXTHRLEN_2 ((uint32_t)0x00000010) /*!<Bit 2 */
8113 #define USB_OTG_DTHRCTL_TXTHRLEN_3 ((uint32_t)0x00000020) /*!<Bit 3 */
8114 #define USB_OTG_DTHRCTL_TXTHRLEN_4 ((uint32_t)0x00000040) /*!<Bit 4 */
8115 #define USB_OTG_DTHRCTL_TXTHRLEN_5 ((uint32_t)0x00000080) /*!<Bit 5 */
8116 #define USB_OTG_DTHRCTL_TXTHRLEN_6 ((uint32_t)0x00000100) /*!<Bit 6 */
8117 #define USB_OTG_DTHRCTL_TXTHRLEN_7 ((uint32_t)0x00000200) /*!<Bit 7 */
8118 #define USB_OTG_DTHRCTL_TXTHRLEN_8 ((uint32_t)0x00000400) /*!<Bit 8 */
8119 #define USB_OTG_DTHRCTL_RXTHREN ((uint32_t)0x00010000) /*!< Receive threshold enable */
8120
8121 #define USB_OTG_DTHRCTL_RXTHRLEN ((uint32_t)0x03FE0000) /*!< Receive threshold length */
8122 #define USB_OTG_DTHRCTL_RXTHRLEN_0 ((uint32_t)0x00020000) /*!<Bit 0 */
8123 #define USB_OTG_DTHRCTL_RXTHRLEN_1 ((uint32_t)0x00040000) /*!<Bit 1 */
8124 #define USB_OTG_DTHRCTL_RXTHRLEN_2 ((uint32_t)0x00080000) /*!<Bit 2 */
8125 #define USB_OTG_DTHRCTL_RXTHRLEN_3 ((uint32_t)0x00100000) /*!<Bit 3 */
8126 #define USB_OTG_DTHRCTL_RXTHRLEN_4 ((uint32_t)0x00200000) /*!<Bit 4 */
8127 #define USB_OTG_DTHRCTL_RXTHRLEN_5 ((uint32_t)0x00400000) /*!<Bit 5 */
8128 #define USB_OTG_DTHRCTL_RXTHRLEN_6 ((uint32_t)0x00800000) /*!<Bit 6 */
8129 #define USB_OTG_DTHRCTL_RXTHRLEN_7 ((uint32_t)0x01000000) /*!<Bit 7 */
8130 #define USB_OTG_DTHRCTL_RXTHRLEN_8 ((uint32_t)0x02000000) /*!<Bit 8 */
8131 #define USB_OTG_DTHRCTL_ARPEN ((uint32_t)0x08000000) /*!< Arbiter parking enable */
8132
8133 /******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
8134 #define USB_OTG_DIEPEMPMSK_INEPTXFEM ((uint32_t)0x0000FFFF) /*!< IN EP Tx FIFO empty interrupt mask bits */
8135
8136 /******************** Bit definition forUSB_OTG_DEACHINT register ********************/
8137 #define USB_OTG_DEACHINT_IEP1INT ((uint32_t)0x00000002) /*!< IN endpoint 1interrupt bit */
8138 #define USB_OTG_DEACHINT_OEP1INT ((uint32_t)0x00020000) /*!< OUT endpoint 1 interrupt bit */
8139
8140 /******************** Bit definition forUSB_OTG_GCCFG register ********************/
8141 #define USB_OTG_GCCFG_PWRDWN ((uint32_t)0x00010000) /*!< Power down */
8142 #define USB_OTG_GCCFG_I2CPADEN ((uint32_t)0x00020000) /*!< Enable I2C bus connection for the external I2C PHY interface */
8143 #define USB_OTG_GCCFG_VBUSASEN ((uint32_t)0x00040000) /*!< Enable the VBUS sensing device */
8144 #define USB_OTG_GCCFG_VBUSBSEN ((uint32_t)0x00080000) /*!< Enable the VBUS sensing device */
8145 #define USB_OTG_GCCFG_SOFOUTEN ((uint32_t)0x00100000) /*!< SOF output enable */
8146 #define USB_OTG_GCCFG_NOVBUSSENS ((uint32_t)0x00200000) /*!< VBUS sensing disable option */
8147
8148 /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
8149 #define USB_OTG_DEACHINTMSK_IEP1INTM ((uint32_t)0x00000002) /*!< IN Endpoint 1 interrupt mask bit */
8150 #define USB_OTG_DEACHINTMSK_OEP1INTM ((uint32_t)0x00020000) /*!< OUT Endpoint 1 interrupt mask bit */
8151
8152 /******************** Bit definition forUSB_OTG_CID register ********************/
8153 #define USB_OTG_CID_PRODUCT_ID ((uint32_t)0xFFFFFFFF) /*!< Product ID field */
8154
8155 /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
8156 #define USB_OTG_DIEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
8157 #define USB_OTG_DIEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
8158 #define USB_OTG_DIEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
8159 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
8160 #define USB_OTG_DIEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
8161 #define USB_OTG_DIEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
8162 #define USB_OTG_DIEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
8163 #define USB_OTG_DIEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
8164 #define USB_OTG_DIEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
8165
8166 /******************** Bit definition forUSB_OTG_HPRT register ********************/
8167 #define USB_OTG_HPRT_PCSTS ((uint32_t)0x00000001) /*!< Port connect status */
8168 #define USB_OTG_HPRT_PCDET ((uint32_t)0x00000002) /*!< Port connect detected */
8169 #define USB_OTG_HPRT_PENA ((uint32_t)0x00000004) /*!< Port enable */
8170 #define USB_OTG_HPRT_PENCHNG ((uint32_t)0x00000008) /*!< Port enable/disable change */
8171 #define USB_OTG_HPRT_POCA ((uint32_t)0x00000010) /*!< Port overcurrent active */
8172 #define USB_OTG_HPRT_POCCHNG ((uint32_t)0x00000020) /*!< Port overcurrent change */
8173 #define USB_OTG_HPRT_PRES ((uint32_t)0x00000040) /*!< Port resume */
8174 #define USB_OTG_HPRT_PSUSP ((uint32_t)0x00000080) /*!< Port suspend */
8175 #define USB_OTG_HPRT_PRST ((uint32_t)0x00000100) /*!< Port reset */
8176
8177 #define USB_OTG_HPRT_PLSTS ((uint32_t)0x00000C00) /*!< Port line status */
8178 #define USB_OTG_HPRT_PLSTS_0 ((uint32_t)0x00000400) /*!<Bit 0 */
8179 #define USB_OTG_HPRT_PLSTS_1 ((uint32_t)0x00000800) /*!<Bit 1 */
8180 #define USB_OTG_HPRT_PPWR ((uint32_t)0x00001000) /*!< Port power */
8181
8182 #define USB_OTG_HPRT_PTCTL ((uint32_t)0x0001E000) /*!< Port test control */
8183 #define USB_OTG_HPRT_PTCTL_0 ((uint32_t)0x00002000) /*!<Bit 0 */
8184 #define USB_OTG_HPRT_PTCTL_1 ((uint32_t)0x00004000) /*!<Bit 1 */
8185 #define USB_OTG_HPRT_PTCTL_2 ((uint32_t)0x00008000) /*!<Bit 2 */
8186 #define USB_OTG_HPRT_PTCTL_3 ((uint32_t)0x00010000) /*!<Bit 3 */
8187
8188 #define USB_OTG_HPRT_PSPD ((uint32_t)0x00060000) /*!< Port speed */
8189 #define USB_OTG_HPRT_PSPD_0 ((uint32_t)0x00020000) /*!<Bit 0 */
8190 #define USB_OTG_HPRT_PSPD_1 ((uint32_t)0x00040000) /*!<Bit 1 */
8191
8192 /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
8193 #define USB_OTG_DOEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
8194 #define USB_OTG_DOEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
8195 #define USB_OTG_DOEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask */
8196 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
8197 #define USB_OTG_DOEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
8198 #define USB_OTG_DOEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
8199 #define USB_OTG_DOEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< OUT packet error mask */
8200 #define USB_OTG_DOEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
8201 #define USB_OTG_DOEPEACHMSK1_BERRM ((uint32_t)0x00001000) /*!< Bubble error interrupt mask */
8202 #define USB_OTG_DOEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
8203 #define USB_OTG_DOEPEACHMSK1_NYETM ((uint32_t)0x00004000) /*!< NYET interrupt mask */
8204
8205 /******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
8206 #define USB_OTG_HPTXFSIZ_PTXSA ((uint32_t)0x0000FFFF) /*!< Host periodic TxFIFO start address */
8207 #define USB_OTG_HPTXFSIZ_PTXFD ((uint32_t)0xFFFF0000) /*!< Host periodic TxFIFO depth */
8208
8209 /******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
8210 #define USB_OTG_DIEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
8211 #define USB_OTG_DIEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
8212 #define USB_OTG_DIEPCTL_EONUM_DPID ((uint32_t)0x00010000) /*!< Even/odd frame */
8213 #define USB_OTG_DIEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
8214
8215 #define USB_OTG_DIEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
8216 #define USB_OTG_DIEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
8217 #define USB_OTG_DIEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
8218 #define USB_OTG_DIEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
8219
8220 #define USB_OTG_DIEPCTL_TXFNUM ((uint32_t)0x03C00000) /*!< TxFIFO number */
8221 #define USB_OTG_DIEPCTL_TXFNUM_0 ((uint32_t)0x00400000) /*!<Bit 0 */
8222 #define USB_OTG_DIEPCTL_TXFNUM_1 ((uint32_t)0x00800000) /*!<Bit 1 */
8223 #define USB_OTG_DIEPCTL_TXFNUM_2 ((uint32_t)0x01000000) /*!<Bit 2 */
8224 #define USB_OTG_DIEPCTL_TXFNUM_3 ((uint32_t)0x02000000) /*!<Bit 3 */
8225 #define USB_OTG_DIEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
8226 #define USB_OTG_DIEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
8227 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
8228 #define USB_OTG_DIEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
8229 #define USB_OTG_DIEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
8230 #define USB_OTG_DIEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
8231
8232 /******************** Bit definition forUSB_OTG_HCCHAR register ********************/
8233 #define USB_OTG_HCCHAR_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
8234
8235 #define USB_OTG_HCCHAR_EPNUM ((uint32_t)0x00007800) /*!< Endpoint number */
8236 #define USB_OTG_HCCHAR_EPNUM_0 ((uint32_t)0x00000800) /*!<Bit 0 */
8237 #define USB_OTG_HCCHAR_EPNUM_1 ((uint32_t)0x00001000) /*!<Bit 1 */
8238 #define USB_OTG_HCCHAR_EPNUM_2 ((uint32_t)0x00002000) /*!<Bit 2 */
8239 #define USB_OTG_HCCHAR_EPNUM_3 ((uint32_t)0x00004000) /*!<Bit 3 */
8240 #define USB_OTG_HCCHAR_EPDIR ((uint32_t)0x00008000) /*!< Endpoint direction */
8241 #define USB_OTG_HCCHAR_LSDEV ((uint32_t)0x00020000) /*!< Low-speed device */
8242
8243 #define USB_OTG_HCCHAR_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
8244 #define USB_OTG_HCCHAR_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
8245 #define USB_OTG_HCCHAR_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
8246
8247 #define USB_OTG_HCCHAR_MC ((uint32_t)0x00300000) /*!< Multi Count (MC) / Error Count (EC) */
8248 #define USB_OTG_HCCHAR_MC_0 ((uint32_t)0x00100000) /*!<Bit 0 */
8249 #define USB_OTG_HCCHAR_MC_1 ((uint32_t)0x00200000) /*!<Bit 1 */
8250
8251 #define USB_OTG_HCCHAR_DAD ((uint32_t)0x1FC00000) /*!< Device address */
8252 #define USB_OTG_HCCHAR_DAD_0 ((uint32_t)0x00400000) /*!<Bit 0 */
8253 #define USB_OTG_HCCHAR_DAD_1 ((uint32_t)0x00800000) /*!<Bit 1 */
8254 #define USB_OTG_HCCHAR_DAD_2 ((uint32_t)0x01000000) /*!<Bit 2 */
8255 #define USB_OTG_HCCHAR_DAD_3 ((uint32_t)0x02000000) /*!<Bit 3 */
8256 #define USB_OTG_HCCHAR_DAD_4 ((uint32_t)0x04000000) /*!<Bit 4 */
8257 #define USB_OTG_HCCHAR_DAD_5 ((uint32_t)0x08000000) /*!<Bit 5 */
8258 #define USB_OTG_HCCHAR_DAD_6 ((uint32_t)0x10000000) /*!<Bit 6 */
8259 #define USB_OTG_HCCHAR_ODDFRM ((uint32_t)0x20000000) /*!< Odd frame */
8260 #define USB_OTG_HCCHAR_CHDIS ((uint32_t)0x40000000) /*!< Channel disable */
8261 #define USB_OTG_HCCHAR_CHENA ((uint32_t)0x80000000) /*!< Channel enable */
8262
8263 /******************** Bit definition forUSB_OTG_HCSPLT register ********************/
8264
8265 #define USB_OTG_HCSPLT_PRTADDR ((uint32_t)0x0000007F) /*!< Port address */
8266 #define USB_OTG_HCSPLT_PRTADDR_0 ((uint32_t)0x00000001) /*!<Bit 0 */
8267 #define USB_OTG_HCSPLT_PRTADDR_1 ((uint32_t)0x00000002) /*!<Bit 1 */
8268 #define USB_OTG_HCSPLT_PRTADDR_2 ((uint32_t)0x00000004) /*!<Bit 2 */
8269 #define USB_OTG_HCSPLT_PRTADDR_3 ((uint32_t)0x00000008) /*!<Bit 3 */
8270 #define USB_OTG_HCSPLT_PRTADDR_4 ((uint32_t)0x00000010) /*!<Bit 4 */
8271 #define USB_OTG_HCSPLT_PRTADDR_5 ((uint32_t)0x00000020) /*!<Bit 5 */
8272 #define USB_OTG_HCSPLT_PRTADDR_6 ((uint32_t)0x00000040) /*!<Bit 6 */
8273
8274 #define USB_OTG_HCSPLT_HUBADDR ((uint32_t)0x00003F80) /*!< Hub address */
8275 #define USB_OTG_HCSPLT_HUBADDR_0 ((uint32_t)0x00000080) /*!<Bit 0 */
8276 #define USB_OTG_HCSPLT_HUBADDR_1 ((uint32_t)0x00000100) /*!<Bit 1 */
8277 #define USB_OTG_HCSPLT_HUBADDR_2 ((uint32_t)0x00000200) /*!<Bit 2 */
8278 #define USB_OTG_HCSPLT_HUBADDR_3 ((uint32_t)0x00000400) /*!<Bit 3 */
8279 #define USB_OTG_HCSPLT_HUBADDR_4 ((uint32_t)0x00000800) /*!<Bit 4 */
8280 #define USB_OTG_HCSPLT_HUBADDR_5 ((uint32_t)0x00001000) /*!<Bit 5 */
8281 #define USB_OTG_HCSPLT_HUBADDR_6 ((uint32_t)0x00002000) /*!<Bit 6 */
8282
8283 #define USB_OTG_HCSPLT_XACTPOS ((uint32_t)0x0000C000) /*!< XACTPOS */
8284 #define USB_OTG_HCSPLT_XACTPOS_0 ((uint32_t)0x00004000) /*!<Bit 0 */
8285 #define USB_OTG_HCSPLT_XACTPOS_1 ((uint32_t)0x00008000) /*!<Bit 1 */
8286 #define USB_OTG_HCSPLT_COMPLSPLT ((uint32_t)0x00010000) /*!< Do complete split */
8287 #define USB_OTG_HCSPLT_SPLITEN ((uint32_t)0x80000000) /*!< Split enable */
8288
8289 /******************** Bit definition forUSB_OTG_HCINT register ********************/
8290 #define USB_OTG_HCINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed */
8291 #define USB_OTG_HCINT_CHH ((uint32_t)0x00000002) /*!< Channel halted */
8292 #define USB_OTG_HCINT_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
8293 #define USB_OTG_HCINT_STALL ((uint32_t)0x00000008) /*!< STALL response received interrupt */
8294 #define USB_OTG_HCINT_NAK ((uint32_t)0x00000010) /*!< NAK response received interrupt */
8295 #define USB_OTG_HCINT_ACK ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt */
8296 #define USB_OTG_HCINT_NYET ((uint32_t)0x00000040) /*!< Response received interrupt */
8297 #define USB_OTG_HCINT_TXERR ((uint32_t)0x00000080) /*!< Transaction error */
8298 #define USB_OTG_HCINT_BBERR ((uint32_t)0x00000100) /*!< Babble error */
8299 #define USB_OTG_HCINT_FRMOR ((uint32_t)0x00000200) /*!< Frame overrun */
8300 #define USB_OTG_HCINT_DTERR ((uint32_t)0x00000400) /*!< Data toggle error */
8301
8302 /******************** Bit definition forUSB_OTG_DIEPINT register ********************/
8303 #define USB_OTG_DIEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
8304 #define USB_OTG_DIEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
8305 #define USB_OTG_DIEPINT_TOC ((uint32_t)0x00000008) /*!< Timeout condition */
8306 #define USB_OTG_DIEPINT_ITTXFE ((uint32_t)0x00000010) /*!< IN token received when TxFIFO is empty */
8307 #define USB_OTG_DIEPINT_INEPNE ((uint32_t)0x00000040) /*!< IN endpoint NAK effective */
8308 #define USB_OTG_DIEPINT_TXFE ((uint32_t)0x00000080) /*!< Transmit FIFO empty */
8309 #define USB_OTG_DIEPINT_TXFIFOUDRN ((uint32_t)0x00000100) /*!< Transmit Fifo Underrun */
8310 #define USB_OTG_DIEPINT_BNA ((uint32_t)0x00000200) /*!< Buffer not available interrupt */
8311 #define USB_OTG_DIEPINT_PKTDRPSTS ((uint32_t)0x00000800) /*!< Packet dropped status */
8312 #define USB_OTG_DIEPINT_BERR ((uint32_t)0x00001000) /*!< Babble error interrupt */
8313 #define USB_OTG_DIEPINT_NAK ((uint32_t)0x00002000) /*!< NAK interrupt */
8314
8315 /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
8316 #define USB_OTG_HCINTMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed mask */
8317 #define USB_OTG_HCINTMSK_CHHM ((uint32_t)0x00000002) /*!< Channel halted mask */
8318 #define USB_OTG_HCINTMSK_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
8319 #define USB_OTG_HCINTMSK_STALLM ((uint32_t)0x00000008) /*!< STALL response received interrupt mask */
8320 #define USB_OTG_HCINTMSK_NAKM ((uint32_t)0x00000010) /*!< NAK response received interrupt mask */
8321 #define USB_OTG_HCINTMSK_ACKM ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt mask */
8322 #define USB_OTG_HCINTMSK_NYET ((uint32_t)0x00000040) /*!< response received interrupt mask */
8323 #define USB_OTG_HCINTMSK_TXERRM ((uint32_t)0x00000080) /*!< Transaction error mask */
8324 #define USB_OTG_HCINTMSK_BBERRM ((uint32_t)0x00000100) /*!< Babble error mask */
8325 #define USB_OTG_HCINTMSK_FRMORM ((uint32_t)0x00000200) /*!< Frame overrun mask */
8326 #define USB_OTG_HCINTMSK_DTERRM ((uint32_t)0x00000400) /*!< Data toggle error mask */
8327
8328 /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
8329
8330 #define USB_OTG_DIEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
8331 #define USB_OTG_DIEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
8332 #define USB_OTG_DIEPTSIZ_MULCNT ((uint32_t)0x60000000) /*!< Packet count */
8333 /******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
8334 #define USB_OTG_HCTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
8335 #define USB_OTG_HCTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
8336 #define USB_OTG_HCTSIZ_DOPING ((uint32_t)0x80000000) /*!< Do PING */
8337 #define USB_OTG_HCTSIZ_DPID ((uint32_t)0x60000000) /*!< Data PID */
8338 #define USB_OTG_HCTSIZ_DPID_0 ((uint32_t)0x20000000) /*!<Bit 0 */
8339 #define USB_OTG_HCTSIZ_DPID_1 ((uint32_t)0x40000000) /*!<Bit 1 */
8340
8341 /******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
8342 #define USB_OTG_DIEPDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
8343
8344 /******************** Bit definition forUSB_OTG_HCDMA register ********************/
8345 #define USB_OTG_HCDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
8346
8347 /******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
8348 #define USB_OTG_DTXFSTS_INEPTFSAV ((uint32_t)0x0000FFFF) /*!< IN endpoint TxFIFO space available */
8349
8350 /******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
8351 #define USB_OTG_DIEPTXF_INEPTXSA ((uint32_t)0x0000FFFF) /*!< IN endpoint FIFOx transmit RAM start address */
8352 #define USB_OTG_DIEPTXF_INEPTXFD ((uint32_t)0xFFFF0000) /*!< IN endpoint TxFIFO depth */
8353
8354 /******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
8355
8356 #define USB_OTG_DOEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */ /*!<Bit 1 */
8357 #define USB_OTG_DOEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
8358 #define USB_OTG_DOEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
8359 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
8360 #define USB_OTG_DOEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
8361 #define USB_OTG_DOEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
8362 #define USB_OTG_DOEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
8363 #define USB_OTG_DOEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
8364 #define USB_OTG_DOEPCTL_SNPM ((uint32_t)0x00100000) /*!< Snoop mode */
8365 #define USB_OTG_DOEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
8366 #define USB_OTG_DOEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
8367 #define USB_OTG_DOEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
8368 #define USB_OTG_DOEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
8369 #define USB_OTG_DOEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
8370
8371 /******************** Bit definition forUSB_OTG_DOEPINT register ********************/
8372 #define USB_OTG_DOEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
8373 #define USB_OTG_DOEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
8374 #define USB_OTG_DOEPINT_STUP ((uint32_t)0x00000008) /*!< SETUP phase done */
8375 #define USB_OTG_DOEPINT_OTEPDIS ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled */
8376 #define USB_OTG_DOEPINT_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received */
8377 #define USB_OTG_DOEPINT_NYET ((uint32_t)0x00004000) /*!< NYET interrupt */
8378
8379 /******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
8380
8381 #define USB_OTG_DOEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
8382 #define USB_OTG_DOEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
8383
8384 #define USB_OTG_DOEPTSIZ_STUPCNT ((uint32_t)0x60000000) /*!< SETUP packet count */
8385 #define USB_OTG_DOEPTSIZ_STUPCNT_0 ((uint32_t)0x20000000) /*!<Bit 0 */
8386 #define USB_OTG_DOEPTSIZ_STUPCNT_1 ((uint32_t)0x40000000) /*!<Bit 1 */
8387
8388 /******************** Bit definition for PCGCCTL register ********************/
8389 #define USB_OTG_PCGCCTL_STOPCLK ((uint32_t)0x00000001) /*!< SETUP packet count */
8390 #define USB_OTG_PCGCCTL_GATECLK ((uint32_t)0x00000002) /*!<Bit 0 */
8391 #define USB_OTG_PCGCCTL_PHYSUSP ((uint32_t)0x00000010) /*!<Bit 1 */
8392
8393
8394 /**
8395 * @}
8396 */
8397
8398 /**
8399 * @}
8400 */
8401
8402 /** @addtogroup Exported_macros
8403 * @{
8404 */
8405
8406 /******************************* ADC Instances ********************************/
8407 #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
8408 ((INSTANCE) == ADC2) || \
8409 ((INSTANCE) == ADC3))
8410
8411 /******************************* CAN Instances ********************************/
8412 #define IS_CAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CAN1) || \
8413 ((INSTANCE) == CAN2))
8414
8415 /******************************* CRC Instances ********************************/
8416 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
8417
8418 /******************************* DAC Instances ********************************/
8419 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
8420
8421 /******************************* DCMI Instances *******************************/
8422 #define IS_DCMI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DCMI)
8423
8424 /******************************* DMA2D Instances *******************************/
8425 #define IS_DMA2D_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMA2D)
8426
8427 /******************************** DMA Instances *******************************/
8428 #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
8429 ((INSTANCE) == DMA1_Stream1) || \
8430 ((INSTANCE) == DMA1_Stream2) || \
8431 ((INSTANCE) == DMA1_Stream3) || \
8432 ((INSTANCE) == DMA1_Stream4) || \
8433 ((INSTANCE) == DMA1_Stream5) || \
8434 ((INSTANCE) == DMA1_Stream6) || \
8435 ((INSTANCE) == DMA1_Stream7) || \
8436 ((INSTANCE) == DMA2_Stream0) || \
8437 ((INSTANCE) == DMA2_Stream1) || \
8438 ((INSTANCE) == DMA2_Stream2) || \
8439 ((INSTANCE) == DMA2_Stream3) || \
8440 ((INSTANCE) == DMA2_Stream4) || \
8441 ((INSTANCE) == DMA2_Stream5) || \
8442 ((INSTANCE) == DMA2_Stream6) || \
8443 ((INSTANCE) == DMA2_Stream7))
8444
8445 /******************************* GPIO Instances *******************************/
8446 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
8447 ((INSTANCE) == GPIOB) || \
8448 ((INSTANCE) == GPIOC) || \
8449 ((INSTANCE) == GPIOD) || \
8450 ((INSTANCE) == GPIOE) || \
8451 ((INSTANCE) == GPIOF) || \
8452 ((INSTANCE) == GPIOG) || \
8453 ((INSTANCE) == GPIOH) || \
8454 ((INSTANCE) == GPIOI) || \
8455 ((INSTANCE) == GPIOJ) || \
8456 ((INSTANCE) == GPIOK))
8457
8458 /******************************** I2C Instances *******************************/
8459 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
8460 ((INSTANCE) == I2C2) || \
8461 ((INSTANCE) == I2C3))
8462
8463 /******************************** I2S Instances *******************************/
8464 #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \
8465 ((INSTANCE) == SPI3))
8466
8467 /*************************** I2S Extended Instances ***************************/
8468 #define IS_I2S_ALL_INSTANCE_EXT(PERIPH) (((INSTANCE) == SPI2) || \
8469 ((INSTANCE) == SPI3) || \
8470 ((INSTANCE) == I2S2ext) || \
8471 ((INSTANCE) == I2S3ext))
8472
8473 /******************************* RNG Instances ********************************/
8474 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
8475
8476 /****************************** RTC Instances *********************************/
8477 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
8478
8479 /******************************* SAI Instances ********************************/
8480 #define IS_SAI_BLOCK_PERIPH(PERIPH) (((PERIPH) == SAI1_Block_A) || \
8481 ((PERIPH) == SAI1_Block_B))
8482
8483 /******************************** SPI Instances *******************************/
8484 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
8485 ((INSTANCE) == SPI2) || \
8486 ((INSTANCE) == SPI3) || \
8487 ((INSTANCE) == SPI4) || \
8488 ((INSTANCE) == SPI5) || \
8489 ((INSTANCE) == SPI6))
8490
8491 /*************************** SPI Extended Instances ***************************/
8492 #define IS_SPI_ALL_INSTANCE_EXT(INSTANCE) (((INSTANCE) == SPI1) || \
8493 ((INSTANCE) == SPI2) || \
8494 ((INSTANCE) == SPI3) || \
8495 ((INSTANCE) == SPI4) || \
8496 ((INSTANCE) == SPI5) || \
8497 ((INSTANCE) == SPI6) || \
8498 ((INSTANCE) == I2S2ext) || \
8499 ((INSTANCE) == I2S3ext))
8500
8501 /****************** TIM Instances : All supported instances *******************/
8502 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8503 ((INSTANCE) == TIM2) || \
8504 ((INSTANCE) == TIM3) || \
8505 ((INSTANCE) == TIM4) || \
8506 ((INSTANCE) == TIM5) || \
8507 ((INSTANCE) == TIM6) || \
8508 ((INSTANCE) == TIM7) || \
8509 ((INSTANCE) == TIM8) || \
8510 ((INSTANCE) == TIM9) || \
8511 ((INSTANCE) == TIM10) || \
8512 ((INSTANCE) == TIM11) || \
8513 ((INSTANCE) == TIM12) || \
8514 ((INSTANCE) == TIM13) || \
8515 ((INSTANCE) == TIM14))
8516
8517 /************* TIM Instances : at least 1 capture/compare channel *************/
8518 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8519 ((INSTANCE) == TIM2) || \
8520 ((INSTANCE) == TIM3) || \
8521 ((INSTANCE) == TIM4) || \
8522 ((INSTANCE) == TIM5) || \
8523 ((INSTANCE) == TIM8) || \
8524 ((INSTANCE) == TIM9) || \
8525 ((INSTANCE) == TIM10) || \
8526 ((INSTANCE) == TIM11) || \
8527 ((INSTANCE) == TIM12) || \
8528 ((INSTANCE) == TIM13) || \
8529 ((INSTANCE) == TIM14))
8530
8531 /************ TIM Instances : at least 2 capture/compare channels *************/
8532 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8533 ((INSTANCE) == TIM2) || \
8534 ((INSTANCE) == TIM3) || \
8535 ((INSTANCE) == TIM4) || \
8536 ((INSTANCE) == TIM5) || \
8537 ((INSTANCE) == TIM8) || \
8538 ((INSTANCE) == TIM9) || \
8539 ((INSTANCE) == TIM12))
8540
8541 /************ TIM Instances : at least 3 capture/compare channels *************/
8542 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8543 ((INSTANCE) == TIM2) || \
8544 ((INSTANCE) == TIM3) || \
8545 ((INSTANCE) == TIM4) || \
8546 ((INSTANCE) == TIM5) || \
8547 ((INSTANCE) == TIM8))
8548
8549 /************ TIM Instances : at least 4 capture/compare channels *************/
8550 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8551 ((INSTANCE) == TIM2) || \
8552 ((INSTANCE) == TIM3) || \
8553 ((INSTANCE) == TIM4) || \
8554 ((INSTANCE) == TIM5) || \
8555 ((INSTANCE) == TIM8))
8556
8557 /******************** TIM Instances : Advanced-control timers *****************/
8558 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8559 ((INSTANCE) == TIM8))
8560
8561 /******************* TIM Instances : Timer input XOR function *****************/
8562 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8563 ((INSTANCE) == TIM2) || \
8564 ((INSTANCE) == TIM3) || \
8565 ((INSTANCE) == TIM4) || \
8566 ((INSTANCE) == TIM5) || \
8567 ((INSTANCE) == TIM8))
8568
8569 /****************** TIM Instances : DMA requests generation (UDE) *************/
8570 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8571 ((INSTANCE) == TIM2) || \
8572 ((INSTANCE) == TIM3) || \
8573 ((INSTANCE) == TIM4) || \
8574 ((INSTANCE) == TIM5) || \
8575 ((INSTANCE) == TIM6) || \
8576 ((INSTANCE) == TIM7) || \
8577 ((INSTANCE) == TIM8))
8578
8579 /************ TIM Instances : DMA requests generation (CCxDE) *****************/
8580 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8581 ((INSTANCE) == TIM2) || \
8582 ((INSTANCE) == TIM3) || \
8583 ((INSTANCE) == TIM4) || \
8584 ((INSTANCE) == TIM5) || \
8585 ((INSTANCE) == TIM8))
8586
8587 /************ TIM Instances : DMA requests generation (COMDE) *****************/
8588 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8589 ((INSTANCE) == TIM2) || \
8590 ((INSTANCE) == TIM3) || \
8591 ((INSTANCE) == TIM4) || \
8592 ((INSTANCE) == TIM5) || \
8593 ((INSTANCE) == TIM8))
8594
8595 /******************** TIM Instances : DMA burst feature ***********************/
8596 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8597 ((INSTANCE) == TIM2) || \
8598 ((INSTANCE) == TIM3) || \
8599 ((INSTANCE) == TIM4) || \
8600 ((INSTANCE) == TIM5) || \
8601 ((INSTANCE) == TIM8))
8602
8603 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
8604 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8605 ((INSTANCE) == TIM2) || \
8606 ((INSTANCE) == TIM3) || \
8607 ((INSTANCE) == TIM4) || \
8608 ((INSTANCE) == TIM5) || \
8609 ((INSTANCE) == TIM6) || \
8610 ((INSTANCE) == TIM7) || \
8611 ((INSTANCE) == TIM8) || \
8612 ((INSTANCE) == TIM9) || \
8613 ((INSTANCE) == TIM12))
8614
8615 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
8616 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8617 ((INSTANCE) == TIM2) || \
8618 ((INSTANCE) == TIM3) || \
8619 ((INSTANCE) == TIM4) || \
8620 ((INSTANCE) == TIM5) || \
8621 ((INSTANCE) == TIM8) || \
8622 ((INSTANCE) == TIM9) || \
8623 ((INSTANCE) == TIM12))
8624
8625 /********************** TIM Instances : 32 bit Counter ************************/
8626 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \
8627 ((INSTANCE) == TIM5))
8628
8629 /***************** TIM Instances : external trigger input availabe ************/
8630 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
8631 ((INSTANCE) == TIM2) || \
8632 ((INSTANCE) == TIM3) || \
8633 ((INSTANCE) == TIM4) || \
8634 ((INSTANCE) == TIM5) || \
8635 ((INSTANCE) == TIM8))
8636
8637 /****************** TIM Instances : remapping capability **********************/
8638 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
8639 ((INSTANCE) == TIM5) || \
8640 ((INSTANCE) == TIM11))
8641
8642 /******************* TIM Instances : output(s) available **********************/
8643 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
8644 ((((INSTANCE) == TIM1) && \
8645 (((CHANNEL) == TIM_CHANNEL_1) || \
8646 ((CHANNEL) == TIM_CHANNEL_2) || \
8647 ((CHANNEL) == TIM_CHANNEL_3) || \
8648 ((CHANNEL) == TIM_CHANNEL_4))) \
8649 || \
8650 (((INSTANCE) == TIM2) && \
8651 (((CHANNEL) == TIM_CHANNEL_1) || \
8652 ((CHANNEL) == TIM_CHANNEL_2) || \
8653 ((CHANNEL) == TIM_CHANNEL_3) || \
8654 ((CHANNEL) == TIM_CHANNEL_4))) \
8655 || \
8656 (((INSTANCE) == TIM3) && \
8657 (((CHANNEL) == TIM_CHANNEL_1) || \
8658 ((CHANNEL) == TIM_CHANNEL_2) || \
8659 ((CHANNEL) == TIM_CHANNEL_3) || \
8660 ((CHANNEL) == TIM_CHANNEL_4))) \
8661 || \
8662 (((INSTANCE) == TIM4) && \
8663 (((CHANNEL) == TIM_CHANNEL_1) || \
8664 ((CHANNEL) == TIM_CHANNEL_2) || \
8665 ((CHANNEL) == TIM_CHANNEL_3) || \
8666 ((CHANNEL) == TIM_CHANNEL_4))) \
8667 || \
8668 (((INSTANCE) == TIM5) && \
8669 (((CHANNEL) == TIM_CHANNEL_1) || \
8670 ((CHANNEL) == TIM_CHANNEL_2) || \
8671 ((CHANNEL) == TIM_CHANNEL_3) || \
8672 ((CHANNEL) == TIM_CHANNEL_4))) \
8673 || \
8674 (((INSTANCE) == TIM8) && \
8675 (((CHANNEL) == TIM_CHANNEL_1) || \
8676 ((CHANNEL) == TIM_CHANNEL_2) || \
8677 ((CHANNEL) == TIM_CHANNEL_3) || \
8678 ((CHANNEL) == TIM_CHANNEL_4))) \
8679 || \
8680 (((INSTANCE) == TIM9) && \
8681 (((CHANNEL) == TIM_CHANNEL_1) || \
8682 ((CHANNEL) == TIM_CHANNEL_2))) \
8683 || \
8684 (((INSTANCE) == TIM10) && \
8685 (((CHANNEL) == TIM_CHANNEL_1))) \
8686 || \
8687 (((INSTANCE) == TIM11) && \
8688 (((CHANNEL) == TIM_CHANNEL_1))) \
8689 || \
8690 (((INSTANCE) == TIM12) && \
8691 (((CHANNEL) == TIM_CHANNEL_1) || \
8692 ((CHANNEL) == TIM_CHANNEL_2))) \
8693 || \
8694 (((INSTANCE) == TIM13) && \
8695 (((CHANNEL) == TIM_CHANNEL_1))) \
8696 || \
8697 (((INSTANCE) == TIM14) && \
8698 (((CHANNEL) == TIM_CHANNEL_1))))
8699
8700 /************ TIM Instances : complementary output(s) available ***************/
8701 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
8702 ((((INSTANCE) == TIM1) && \
8703 (((CHANNEL) == TIM_CHANNEL_1) || \
8704 ((CHANNEL) == TIM_CHANNEL_2) || \
8705 ((CHANNEL) == TIM_CHANNEL_3))) \
8706 || \
8707 (((INSTANCE) == TIM8) && \
8708 (((CHANNEL) == TIM_CHANNEL_1) || \
8709 ((CHANNEL) == TIM_CHANNEL_2) || \
8710 ((CHANNEL) == TIM_CHANNEL_3))))
8711
8712 /******************** USART Instances : Synchronous mode **********************/
8713 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
8714 ((INSTANCE) == USART2) || \
8715 ((INSTANCE) == USART3) || \
8716 ((INSTANCE) == USART6))
8717
8718 /******************** UART Instances : Asynchronous mode **********************/
8719 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
8720 ((INSTANCE) == USART2) || \
8721 ((INSTANCE) == USART3) || \
8722 ((INSTANCE) == UART4) || \
8723 ((INSTANCE) == UART5) || \
8724 ((INSTANCE) == USART6) || \
8725 ((INSTANCE) == UART7) || \
8726 ((INSTANCE) == UART8))
8727
8728 /****************** UART Instances : Hardware Flow control ********************/
8729 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
8730 ((INSTANCE) == USART2) || \
8731 ((INSTANCE) == USART3) || \
8732 ((INSTANCE) == USART6))
8733
8734 /********************* UART Instances : Smard card mode ***********************/
8735 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
8736 ((INSTANCE) == USART2) || \
8737 ((INSTANCE) == USART3) || \
8738 ((INSTANCE) == USART6))
8739
8740 /*********************** UART Instances : IRDA mode ***************************/
8741 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
8742 ((INSTANCE) == USART2) || \
8743 ((INSTANCE) == USART3) || \
8744 ((INSTANCE) == UART4) || \
8745 ((INSTANCE) == UART5) || \
8746 ((INSTANCE) == USART6) || \
8747 ((INSTANCE) == UART7) || \
8748 ((INSTANCE) == UART8))
8749
8750 /****************************** IWDG Instances ********************************/
8751 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
8752
8753 /****************************** WWDG Instances ********************************/
8754 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
8755
8756 /****************************** SDIO Instances ********************************/
8757 #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO)
8758
8759 /****************************** USB Exported Constants ************************/
8760 #define USB_OTG_FS_HOST_MAX_CHANNEL_NBR 8
8761 #define USB_OTG_FS_MAX_IN_ENDPOINTS 4 /* Including EP0 */
8762 #define USB_OTG_FS_MAX_OUT_ENDPOINTS 4 /* Including EP0 */
8763 #define USB_OTG_FS_TOTAL_FIFO_SIZE 1280 /* in Bytes */
8764
8765 #define USB_OTG_HS_HOST_MAX_CHANNEL_NBR 12
8766 #define USB_OTG_HS_MAX_IN_ENDPOINTS 6 /* Including EP0 */
8767 #define USB_OTG_HS_MAX_IN_ENDPOINTS 6 /* Including EP0 */
8768 #define USB_OTG_HS_TOTAL_FIFO_SIZE 4096 /* in Bytes */
8769
8770 /******************************************************************************/
8771 /* For a painless codes migration between the STM32F4xx device product */
8772 /* lines, the aliases defined below are put in place to overcome the */
8773 /* differences in the interrupt handlers and IRQn definitions. */
8774 /* No need to update developed interrupt code when moving across */
8775 /* product lines within the same STM32F4 Family */
8776 /******************************************************************************/
8777
8778 /* Aliases for __IRQn */
8779 #define FSMC_IRQn FMC_IRQn
8780
8781 /* Aliases for __IRQHandler */
8782 #define FSMC_IRQHandler FMC_IRQHandler
8783
8784 /**
8785 * @}
8786 */
8787
8788 /**
8789 * @}
8790 */
8791
8792 /**
8793 * @}
8794 */
8795
8796 #ifdef __cplusplus
8797 }
8798 #endif /* __cplusplus */
8799
8800 #endif /* __stm32f427xx_H */
8801
8802
8803
8804 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/